ATM Controller
MPC885 PowerQUICC Family Reference Manual, Rev. 2
39-18
Freescale Semiconductor
Note that the PTP BD table should be initialized as empty (V bits should be cleared). The transmitter
should be enabled before the receiver. As soon as the receiver is enabled, the receiver and the transmitter
begin independently transferring cells, and the host should not modify the BD table.
39.4.5
APC PTP Queues
Each priority level’s APC PTP queue is implemented using the PTP BD table of the PTP connection
feeding this level. A PTP counter keeps track of the number of valid cells in the queue. (See
Section 40.9,
“APC Priority Levels.”
) The receiver inserts a cell into the APC PTP queue by placing the cell in memory,
setting the current BD[V] in the connection’s PTP BD table and incrementing the PTP counter in the
appropriate APC priority level.
39.5
Statistical Counters
Optional statistical counters can be maintained by the CP to count the number of cells per ATM port (or
per PHY in multi-PHY master mode). This is a useful feature to aid traffic related system debug. When
activated, the free-running counters consume CPM processing power of roughly 5% of the total ATM
utilization. The supported counters are as follows:
•
Total cell count of transmitted cells (TotalTxCells)
•
Total cell count of transmitted cells with the CLP bit set (TotalTxCLP1)
•
Total cell count of received cells (TotalRxCells)
•
Total cell count of received cells with the CLP bit set (TotalRxCLP1)
0x00
(cont.)
2
W
Wrap. Determines that this is the final BD in the table.
0 This is not the last BD in the PTP BD table.
1 This is the last BD in the PTP BD table. After this BD has been used, the CP
returns to using the first BD in the table. The number of BDs in this table is
programmable and is determined only by the W-bit.
3
I
Interrupt. When I is set, a new interrupt queue entry is generated when this buffer
is closed (for both receiving and transmitting).
0 No interrupt is generated.
1 A new interrupt entry with the RXB/TXB bit is added to the interrupt queue after
this buffer has been received/transmitted.
4–31
—
Reserved, should be cleared.
0x04
—
PTP
Buffer
Pointer
PTP (transmit/receive) buffer pointer. Points to the first location of this BD’s data
buffer, which may reside in either internal or external memory. This pointer must be
burst aligned (divisible by 16).
Note:
AAL2 requires 64-byte alignment for AAL0 buffers.
0x08
—
—
Reserved, should be cleared.
0x0A
—
—
Reserved, should be cleared.
Table 39-5. PTP BD Field Descriptions (continued)
Offset from
PTP_BD_PTR
Bits
Name
Description
Содержание PowerQUICC MPC870
Страница 1: ...MPC885 PowerQUICC Family Reference Manual Supports MPC885 MPC880 MPC875 MPC870 MPC885RM Rev 2 04 2006 ...
Страница 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Страница 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Страница 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Страница 192: ...MPC885 Instruction Set MPC885 PowerQUICC Family Reference Manual Rev 2 5 22 Freescale Semiconductor ...
Страница 242: ...Instruction and Data Caches MPC885 PowerQUICC Family Reference Manual Rev 2 7 30 Freescale Semiconductor ...
Страница 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Страница 416: ...External Bus Interface MPC885 PowerQUICC Family Reference Manual Rev 2 13 42 Freescale Semiconductor ...
Страница 440: ...Clocks and Power Control MPC885 PowerQUICC Family Reference Manual Rev 2 14 24 Freescale Semiconductor ...
Страница 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Страница 606: ...SDMA Channels and IDMA Emulation MPC885 PowerQUICC Family Reference Manual Rev 2 19 20 Freescale Semiconductor ...
Страница 738: ...SCC Asynchronous HDLC Mode and IrDA MPC885 PowerQUICC Family Reference Manual Rev 2 25 16 Freescale Semiconductor ...
Страница 780: ...SCC Ethernet Mode MPC885 PowerQUICC Family Reference Manual Rev 2 27 24 Freescale Semiconductor ...
Страница 794: ...SCC Transparent Mode MPC885 PowerQUICC Family Reference Manual Rev 2 28 14 Freescale Semiconductor ...
Страница 848: ...Serial Peripheral Interface SPI MPC885 PowerQUICC Family Reference Manual Rev 2 30 18 Freescale Semiconductor ...
Страница 882: ...Universal Serial Bus USB MPC885 PowerQUICC Family Reference Manual Rev 2 31 34 Freescale Semiconductor ...
Страница 944: ...Parallel I O Ports MPC885 PowerQUICC Family Reference Manual Rev 2 34 26 Freescale Semiconductor ...
Страница 956: ...CPM Interrupt Controller MPC885 PowerQUICC Family Reference Manual Rev 2 35 12 Freescale Semiconductor ...
Страница 1004: ...Buffer Descriptors and Connection Tables MPC885 PowerQUICC Family Reference Manual Rev 2 37 30 Freescale Semiconductor ...
Страница 1022: ...ATM Parameter RAM MPC885 PowerQUICC Family Reference Manual Rev 2 38 18 Freescale Semiconductor ...
Страница 1068: ...ATM Pace Control MPC885 PowerQUICC Family Reference Manual Rev 2 40 22 Freescale Semiconductor ...
Страница 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Страница 1120: ...AAL2 Implementation MPC885 PowerQUICC Family Reference Manual Rev 2 44 30 Freescale Semiconductor ...
Страница 1162: ...Fast Ethernet Controller FEC MPC885 PowerQUICC Family Reference Manual Rev 2 45 40 Freescale Semiconductor ...
Страница 1172: ...SEC Lite Overview MPC885 PowerQUICC Family Reference Manual Rev 2 46 8 Freescale Semiconductor ...
Страница 1176: ...SEC Lite Address Map MPC885 PowerQUICC Family Reference Manual Rev 2 47 4 Freescale Semiconductor ...
Страница 1214: ...SEC Lite Execution Units MPC885 PowerQUICC Family Reference Manual Rev 2 48 38 Freescale Semiconductor ...
Страница 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Страница 1313: ...MPC885 PowerQUICC Family Reference Manual Rev 2 Freescale Semiconductor B 1 Appendix B Serial Communications Performance TBD ...
Страница 1314: ...Serial Communications Performance MPC885 PowerQUICC Family Reference Manual Rev 2 B 2 Freescale Semiconductor ...
Страница 1320: ...Register Quick Reference Guide MPC885 PowerQUICC Family Reference Manual Rev 2 C 6 Freescale Semiconductor ...
Страница 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Страница 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Страница 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Страница 1384: ...Serial ATM Scrambling Reception and SI Programming MPC885 PowerQUICC Family Reference Manual Rev 2 H 6 Freescale Semiconductor ...
Страница 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...