3
3-24
ADDRESS SPACE
3.4 Internal RAM and SFR Areas
32180 Group User’s Manual (Rev.1.0)
SFR Area Register Map (17/27)
Address
+0 address
+1 address
See pages
b0
b7 b8
b15
H'0080 0CB8
TOU2_5 Counter
(Upper)
10-161
(TOU25CTW)
(TOU25CTH)
H'0080 0CBA
(Lower)
10-163
(TOU25CT)
H'0080 0CBC
TOU2_5 Reload Register
TOU2_5 Reload 1 Register
10-164
(TOU25RLW)
(TOU25RL1)
10-167
H'0080 0CBE
TOU2_5 Reload 0 Register
10-166
(TOU25RL0)
H'0080 0CC0
TOU2_6 Counter
(Upper)
10-161
(TOU26CTW)
(TOU26CTH)
H'0080 0CC2
(Lower)
10-163
(TOU26CT)
H'0080 0CC4
TOU2_6 Reload Register
TOU2_6 Reload 1 Register
10-164
(TOU26RLW)
(TOU26RL1)
10-167
H'0080 0CC6
TOU2_6 Reload 0 Register
10-166
(TOU26RL0)
H'0080 0CC8
TOU2_7 Counter
(Upper)
10-161
(TOU27CTW)
(TOU27CTH)
H'0080 0CCA
(Lower)
10-163
(TOU27CT)
H'0080 0CCC
TOU2_7 Reload Register
TOU2_7 Reload 1 Register
10-164
(TOU27RLW)
(TOU27RL1)
10-167
H'0080 0CCE
TOU2_7 Reload 0 Register
10-166
(TOU27RL0)
H'0080 0CD0
Prescaler Register 5
TID2 Control & Prescaler 5 Enable Register
10-12
(PRS5)
(TID2PRS5EN)
10-143
H'0080 0CD2
TOU2 Interrupt Request Mask Register
TOU2 Interrupt Request Status Register
10-61
(TOU2IMA)
(TOU2IST)
H'0080 0CD4
(Use inhibited area)
F/F37–44 Protect Register
10-31
(FF3744P)
H'0080 0CD6
(Use inhibited area)
F/F37–44 Data Register
10-34
(FF3744D)
H'0080 0CD8
TOU2 Control Register 1
10-160
(TOU2CR1)
H'0080 0CDA
TOU2 Control Register 0
10-160
(TOU2CR0)
H'0080 0CDC
(Use inhibited area)
TOU2 Enable Protect Register
10-168
(TOU2PRO)
H'0080 0CDE
(Use inhibited area)
TOU2 Count Enable Register
10-169
(TOU2CEN)
H'0080 0CE0
PWMOFF2 Input Processing Control Register
TIN28, 29 Input Processing Control Register
10-172
(PWMOFF2CR)
(TIN2829CR)
10-25
H'0080 0CE2
TIN28, 29 Interrupt Request Mask Register
TIN28, 29 Interrupt Request Status Register
10-54
(TIN2829IMA)
(TIN2829IST)
(Use inhibited area)
H'0080 0FE0
TML1 Counter
(Upper)
10-135
(TML1CT)
H'0080 0FE2
(Lower)
(Use inhibited area)
H'0080 0FEA
(Use inhibited area)
TML1 Control Register
10-134
(TML1CR)
(Use inhibited area)
H'0080 0FF0
TML1 Measure 3 Register
(Upper)
10-135
(TML1MR3)
H'0080 0FF2
(Lower)
H'0080 0FF4
TML1 Measure 2 Register
(Upper)
10-135
(TML1MR2)
H'0080 0FF6
(Lower)
H'0080 0FF8
TML1 Measure 1 Register
(Upper)
10-135
(TML1MR1)
H'0080 0FFA
(Lower)
|
|
|
Summary of Contents for M32R/ECU Series
Page 17: ...12 This page is blank for reasons of layout...
Page 712: ...CHAPTER 18 OSCILLATOR CIRCUIT 18 1 Oscillator Circuit 18 2 Clock Generator Circuit...
Page 794: ...CHAPTER 22 TYPICAL CHARACTERISTICS...
Page 796: ...APPENDIX 1 MECHANICAL SPECIFICAITONS Appendix 1 1 Dimensional Outline Drawing...
Page 798: ...APPENDIX 2 INSTRUCTION PROCESSING TIME Appendix 2 1 32180 Instruction Processing Time...
Page 802: ...APPENDIX 3 PROCESSING OF UNUSED PINS Appendix 3 1 Example Processing of Unused Pins...