CHAPTER 21 LCD CONTROLLER
User’s Manual U14272EJ3V0UM
418
21.4.9 LCDCTRLREG (0x0A00 0410)
Bit
15
14
13
12
11
10
9
8
Name
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
R/W
R
R
R
R
R
R
R
R
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
FIFOC2
FIFOC1
FIFOC0
Reserved
ContCkE
LPPOL
FLMPOL
SCLKPOL
R/W
R/W
R/W
R/W
R
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
Name
Function
15 to 8
Reserved
0 is returned when read
7 to 5
FIFOC(2:0)
FIFO control. A FIFO transfer is performed when only the number of double words
set here is left in the FIFO.
4
Reserved
0 is returned when read
3
ContCkE
LCD controller clock enable
0 : OFF
1 : ON
2
LPPOL
LOCLK clock polarity
0 : Leading edge is rising
1 : Leading edge is falling
1
FLMPOL
FLM clock polarity
0 : Leading edge is rising
1 : Leading edge is falling
0
SCLKPOL
Shift clock polarity
0 : Leading edge is rising (active edge is falling)
1 : Leading edge is falling (active edge is rising)