CHAPTER 21 LCD CONTROLLER
User’s Manual U14272EJ3V0UM
411
Figure 21-9. LCD Timing Parameters
FLM
(Output)
FPD(7:0)
(Output)
SHCLK
(Output)
LOCLK
(Output)
T6
T7
... W
−
2, W
−
1
T5
T8
T9
T1
T2
T3
T4
0
Invalid
1
0
The polarity of the FLM is programmable through the FLMPOL bit. In this diagram the first edge is a rising edge.
The two FLM edges are on the same row in this diagram, but they need not be.
The active edge of the LOCLK is programmable through the LPPOL bit. In this diagram, the first edge is a rising
edge (the falling edge is the active edge).
The polarity of the SHCLK is programmable through the SCLKPOL bit. In this diagram, the first edge is a rising
edge (the falling edge is the active edge).
Figure 21-10. FLM Period
FLM
(Output)
T10
The definitions of parameters shown in the figures are given in the table below.