CHAPTER 7 DMA CONTROL UNIT (DCU)
User’s Manual U14272EJ3V0UM
148
7.2.4 Speaker source 2 address registers
(1) SPKRSRC2REG1 (0x0A00 002C)
Bit
15
14
13
12
11
10
9
8
Name
SS2A15
SS2A14
SS2A13
SS2A12
SS2A11
SS2A10
SS2A9
SS2A8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
SS2A7
SS2A6
SS2A5
SS2A4
SS2A3
SS2A2
SS2A1
SS2A0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
Name
Function
15 to 0
SS2A(15:0)
Lower 16 bits (A(15:0)) of DMA source 2 address for Speaker
(2) SPKRSRC2REG2 (0x0A00 002E)
Bit
15
14
13
12
11
10
9
8
Name
SS2A31
SS2A30
SS2A29
SS2A28
SS2A27
SS2A26
SS2A25
SS2A24
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
SS2A23
SS2A22
SS2A21
SS2A20
SS2A9
SS2A18
SS2A17
SS2A16
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
Name
Function
15 to 0
SS2A(31:16)
Upper 16 bits (A(31:16)) of DMA source 2 address for Speaker
These two registers specify the source memory address of the secondary DMA buffer for the Speaker channel.