CHAPTER 20 SERIAL INTERFACE UNIT 2 (SIU2)
User’s Manual U14272EJ3V0UM
387
20.3.7 SIUFC_2 (0x0C00 0002: Write)
Bit
7
6
5
4
3
2
1
0
Name
FCR7
FCR6
Reserved
Reserved
FCR3
FCR2
FCR1
FCR0
R/W
W
W
R
R
W
W
W
W
RTCRST
0
0
0
0
0
0
0
0
Other resets
0
0
0
0
0
0
0
0
Bit
Name
Function
7, 6
FCR(7:6)
Receive FIFO trigger level
11 : 14 bytes
10 : 8 bytes
01 : 4 bytes
00 : 0 bytes
5, 4
Reserved
0 is returned when read
3
FCR3
Switch between 16450 mode and FIFO mode
1 : From 16450 mode to FIFO mode
0 : From FIFO mode to 16450 mode
2
FCR2
Transmit FIFO and its counter clear. Cleared to 0 when 1 is written.
1 : FIFO and its counter clear
0 : Normal
1
FCR1
Receive FIFO and its counter clear. Cleared to 0 when 1 is written.
1 : FIFO and its counter clear
0 : Normal
0
FCR0
Receive/Transmit FIFO enable. Cleared to 0 when 1 is written.
1 : Enable
0 : Disable
This register is used to control the FIFOs.