CHAPTER 11 REALTIME CLOCK UNIT (RTC)
User’s Manual U14272EJ3V0UM
224
(2) RTCL1CNTHREG (0x0B00 00D6)
Bit
15
14
13
12
11
10
9
8
Name
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
R/W
R
R
R
R
R
R
R
R
RTCRST
0
0
0
0
0
0
0
0
Other resets
Note
Note
Note
Note
Note
Note
Note
Note
Bit
7
6
5
4
3
2
1
0
Name
RTCL1C23
RTCL1C22
RTCL1C21
RTCL1C20
RTCL1C19
RTCL1C18
RTCL1C17
RTCL1C16
R/W
R
R
R
R
R
R
R
R
RTCRST
0
0
0
0
0
0
0
0
Other resets
Note
Note
Note
Note
Note
Note
Note
Note
Bit
Name
Function
15 to 8
Reserved
0 is returned when read
7 to 0
RTCL1C(23:16)
RTCLong1 timer bits 23 to 16
Note Continues counting.
These registers indicate the RTCLong1 timer’s values. It counts down by a 32.768 kHz clock cycle and begins
counting at the value set to the RTCLong1 registers. An RTCLong1 interrupt occurs when the timer value reaches
0x00 0001 (at which point the timer returns to the start value and continues counting).
These registers have no buffers for read. Therefore, an illegal data may be read if the timer value changes during
a read operation. When using the read value as a data, be sure to read the registers twice and check that two read
vales are the same.