CHAPTER 2 PIN FUNCTIONS
User’s Manual U14272EJ3V0UM
62
(3/3)
Signal Name
During RTC
Reset
After RTC Reset
After Reset by
Deadman’s
Switch or
RSTSW
During Suspend
Mode
During
Hibernate Mode
or Shutdown by
HALTimer
RxD1/GPIO25
−
Hi-Z
Hi-Z
Note 1
Note 1/Note 2
TxD1/GPIO26/CLKSEL0
Note 3
Hi-Z
Hi-Z
Note 1
Note 1/Note 2
RTS1#/GPIO27/CLKSEL1
Note 3
Hi-Z
Hi-Z
Note 1
Note 1/Note 2
CTS1#/GPIO28
−
Hi-Z
Hi-Z
Note 1
Note 1/Note 2
DCD1#/GPIO29
−
Hi-Z
Hi-Z
Note 1
Note 1/Note 2
DTR1#/GPIO30/CLKSEL2
Note 3
Hi-Z
Hi-Z
Note 1
Note 1/Note 2
DSR1#/GPIO31
−
Hi-Z
Hi-Z
Note 1
Note 1/Note 2
IRDIN/RxD2
−
−
−
−
−
IRDOUT/TxD2
Hi-Z
Hi-Z
1
Note 1
Hi-Z
GPIO(15:14)/FPD(7:6)/
CD(2:1)#
−
Hi-Z
Hi-Z
Note 1/0/
Note 1
Note 2/Note 1
GPIO(13:12)/FPD(5:4)
−
Hi-Z
Hi-Z
Note 1/0
Note 2/Note 1
GPIO11/PCS1#
−
/Hi-Z
Hi-Z
Hi-Z/1
Note 1/1
Note 2/Hi-Z
GPIO10/FRM/SYSCLK
−
/Hi-Z
Hi-Z
Hi-Z
Note 1/0
Note 2/Note 1/
Hi-Z
GPIO9/CTS2#
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
GPIO8/DSR2#
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
GPIO7/DTR2#
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
GPIO6/RTS2#
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
GPIO5/DCD2#
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
GPIO4
−
Hi-Z
Hi-Z
Note 1
Note 2
GPIO3/PCS0#
−
/Hi-Z
Hi-Z
Hi-Z/1
Note 1/1
Note 2/Hi-Z
GPIO2/SCK
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
GPIO1/SO
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
GPIO0/SI
−
Hi-Z
Hi-Z
Note 1
Note 2/Note 1
LEDOUT
Hi-Z
1
Note 1
Note 1
Note 1
Notes1. Maintains the state of previous Fullspeed mode.
2. The state depends on the GPHIBSTH/GPHIBSTL register setting.
3. The input level is sampled to determine the CPU core operation frequency.
Remark 0: low level, 1: high level, Hi-Z: high impedance