CHAPTER 21 LCD CONTROLLER
User’s Manual U14272EJ3V0UM
410
Figure 21-7. Load Clock (LOCLK)
Pixel row
0
1
LOCLK
(Output)
H
−
1
H
0
LOCLK x H pulses
LOCLK x (TH
−
H) pulses
TH
−
1
TH
−
1
Remark
H: panel height (Vact)
TH: panel dummy lines (Vtotal)
Remark
Dummy lines are inserted when needed. For example, some panels can display only 240 lines, but has
242 line cycles. Load clock can be deactivated during the dummy lines (see DummyL bit description in
21.4.6).
Figure 21-8. Frame Clock (FLM)
Pixel row
0
YE
FLM
(Output)
YS
0
XE
XS
TH
−
1
TH
−
1
Remark
YS: Y-Coordinates of the second FLM edge (FLMS)
YE: Y-Coordinates of the first FLM edge (FLME)
The polarity (order of rising and falling edges) of the FLM is programmable via the FLMPOL bit.