CHAPTER 4 MEMORY MANAGEMENT SYSTEM
User’s Manual U14272EJ3V0UM
95
Table 4-5. MBA Bus I/O Space
Physical address
Internal I/O
0x0A00 06FF to 0x0A00 0600
DCU-2
0x0A00 05FF to 0x0A00 0500
Reserved for future use
0x0A00 04FF to 0x0A00 0400
LCD controller
0x0A00 03FF to 0x0A00 0300
Memory controller
0x0A00 02FF to 0x0A00 0220
Reserved for future use
0x0A00 021F to 0x0A00 0200
ICU-2
0x0A00 01FF to 0x0A00 00A0
Reserved for future use
0x0A00 009F to 0x0A00 0080
ICU-1
0x0A00 007F to 0x0A00 0050
Reserved for future use
0x0A00 004F to 0x0A00 0020
DCU-1
0x0A00 001F to 0x0A00 0000
MBA Host Bridge
4.2.4 DRAM space
The DRAM space differs depending on the capacity of the DRAM being used. The DRAM capacity is set via the
B1Config(1:0) bits in the MEMCFG_REG register.
The physical addresses of the DRAM space are listed below.
Table 4-6. DRAM Address Map
Physical address
When using 16-Mbit DRAM
When using 64-Mbit DRAM
0x00FF FFFF to 0x0080 0000
Reserved for future use
Bank 1 (SDCS1#/RAS1#)
0x007F FFFF to 0x0040 0000
Bank 0 (SDCS0#/RAS0#)
0x003F FFFF to 0x0020 0000
Bank 1 (SDCS1#/RAS1#)
0x001F FFFF to 0x0000 0000
Bank 0 (SDCS0#/RAS0#)