CHAPTER 10 POWER MANAGEMENT UNIT (PMU)
User’s Manual U14272EJ3V0UM
210
(2/2)
Bit
Name
Function
5
TIMOUTRST
HALTimer reset request detection. Cleared to 0 when 1 is written.
1 : Detected
0 : Not detected
This bit must be checked and cleared to 0 after the CPU core is restarted.
4
RTCRST
RTC reset detection. Cleared to 0 when 1 is written.
1 : Detected
0 : Not detected
This bit must be checked and cleared to 0 after the CPU core is restarted.
3
RSTSW
RSTSW interrupt request detection. Cleared to 0 when 1 is written.
1 : Detected
0 : Not detected
This bit must be checked and cleared to 0 after the CPU core is restarted.
2
DMSRST
Deadman’s Switch interrupt request detection. Cleared to 0 when 1 is written.
1 : Detected
0 : Not detected
This bit must be checked and cleared to 0 after the CPU core is restarted.
1
BATTINTR
Battery low detection during normal operation. Cleared to 0 when 1 is written.
1 : Detected
0 : Not detected
This bit must be checked and cleared to 0 after the CPU core is restarted.
0
POWERSWINTR
Power Switch interrupt request detection. Cleared to 0 when 1 is written.
1 : Detected
0 : Not detected
This bit must be checked and cleared to 0 after the CPU core is restarted.
This register indicates the statuses of power-on factors and interrupt requests. It also indicates the status of the
DCD1# pin.
The BATTINTR bit is set to 1 when the BATTINH/BATTINT# signal becomes low and a battery-low interrupt
request occurs during modes other than the Hibernate mode (MPOWER = H).
The POWERSWINTR bit is set to 1 when the POWER signal becomes high and a Power Switch interrupt request
occurs during modes other than the Hibernate mode. However, this bit is not set to 1 when the POWER signal
becomes high during the Hibernate mode (MPOWER = L).