CHAPTER 10 POWER MANAGEMENT UNIT (PMU)
User’s Manual U14272EJ3V0UM
195
10.5.1 Activation via Power Switch interrupt request
When the POWER signal is asserted, the PMU asserts the POWERON signal to provide an external notification
that the CPU core is being activated. After asserting the POWERON signal, the PMU checks the BATTINH signal and
then de-asserts the POWERON signal.
If the BATTINH signal is at high level, the PMU cancels peripheral unit reset and starts the Cold Reset sequence
to activate the CPU core.
If the BATTINH signal is at low level, the PMU sets 1 to the BATTINH bit in the PMUINTREG register and then
performs another shutdown. After the CPU core is restarted, the BATTINH bit must be checked and cleared to 0 by
software.
Remark
Activation via Power Switch interrupt request never sets the POWERSWINTR bit in the PMUINTREG
register to 1.
Figure 10-3. Activation via Power Switch Interrupt Request (BATTINH = H)
BATTINH/BATTINT# (Input)
MPOWER (Output)
POWERON (Output)
POWER (Input)
RTC (Internal)
H
Figure 10-4. Activation via Power Switch Interrupt Request (BATTINH = L)
BATTINH/BATTINT# (Input)
MPOWER (Output)
L
L
POWERON (Output)
POWER (Input)
RTC (Internal)