CHAPTER 6 BUS CONTROL
User’s Manual U14272EJ3V0UM
113
6.2.3 BCUSPEEDREG (0x0A00 000C)
Bit
15
14
13
12
11
10
9
8
Name
Reserved
WPROM2
WPROM1
WPROM0
Reserved
Reserved
Reserved
Reserved
R/W
R
R/W
R/W
R/W
R
R
R
R
At reset
0
1
1
1
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
Reserved
Reserved
Reserved
Reserved
WROMA3
WROMA2
WROMA1
WROMA0
R/W
R
R
R
R
R/W
R/W
R/W
R/W
At reset
0
0
0
0
1
1
1
1
Bit
Name
Function
15
Reserved
0 is returned when read
14 to 12
WPROM(2:0)
Page ROM access speed
000 : 1.5 TClock
001 : 2.5 TClock
010 : 3.5 TClock
011 : 4.5 TClock
100 : 5.5 TClock
101 : 6.5 TClock
110 : 7.5 TClock
111 : 8.5 TClock
11 to 4
Reserved
0 is returned when read
3 to 0
WROMA(3:0)
ROM access speed
0000 : 1.5 TClock
0001 : 2.5 TClock
0010 : 3.5 TClock
0011 : 4.5 TClock
0100 : 5.5 TClock
0101 : 6.5 TClock
0110 : 7.5 TClock
0111 : 8.5 TClock
1000 : 9.5 TClock
1001 : 10.5 TClock
1010 : 11.5 TClock
1011 : 12.5 TClock
1100 : 13.5 TClock
1101 : 14.5 TClock
1110 : 15.5 TClock
1111 : 16.5 TClock
This register is used to set ROM access parameter of Bank 0, 1, 2, and 3. About the relationship between these
bits and ROM cycles, refer to Figure 6-2. ROM Read Cycle and Access Parameters.
Remark
The maximum burst number when using a PageROM is 8 halfwords (i.e. 128 bits; 1 word = 32 bits).