
MVME5100 VPD Reference Information
MVME5100 Single Board Computer Programmer’s Reference (6806800H17B
)
302
A.1.10 VPD Definitions - L2 Cache Configuration Data
The L2 cache configuration data packet consists of byte fields that show the size, organization,
and type of the L2 cache memory array.
The PPMCBASE does not contain L2 Cache. The following table(s) further describe the L2
cache memory configuration VPD data packet.
Table A-4 L2 Cache Configuration Data
Byte
Offset
Field
Size
(Bytes)
Field Mnemonic
Field Description
00
2
L2C_MID
Manufacturer’s Identifier (FFFF = Undefined/Not-
Applicable)
02
2
L2C_DID
Manufacturer’s Device Identifier (FFFF =
Undefined/Not-Applicable)
04
1
L2C_DDW
Device Data Width (e.g., 8-bits, 16-bits, 32-bits,
64-bits, 128-bits)
05
1
L2C_NOD
Number of Devices Present
06
1
L2C_NOC
Number of Columns (Interleaves)
07
1
L2C_CW
Column Width in Bits
This will always be a multiple of the device’s data
width.
08
1
L2C_TYPE
L2 Cache Type:
00 - Arthur Backside
01 - External
02 - In-Line
09
1
L2C_ASSOCIATE
Associative Microprocessor Number (If
Applicable)
Summary of Contents for MVME5100
Page 1: ...MVME5100 Single Board Computer Programmer s Reference P N 6806800H17B July 2014...
Page 8: ...MVME5100 Single Board Computer Programmer s Reference 6806800H17B Contents 8 Contents Contents...
Page 16: ...MVME5100 Single Board Computer Programmer s Reference 6806800H17B 16 List of Figures...
Page 292: ...Hawk Programming Details MVME5100 Single Board Computer Programmer s Reference 6806800H17B 292...
Page 312: ...VMEbus Mapping Example MVME5100 Single Board Computer Programmer s Reference 6806800H17B 312...
Page 316: ...Related Documentation MVME5100 Single Board Computer Programmer s Reference 6806800H17B 316...
Page 317: ......