
Hawk PCI Host Bridge & Multi-Processor Interrupt Controller
MVME5100 Single Board Computer Programmer’s Reference (6806800H17B
)
170
NIRQ
NUMBER OF IRQs. The number of the highest externalIRQ source supported. The IPI, Timer,
and PHB Detected Error interrupts are excluded from this count.
NCPU
NUMBER OF CPUs. The number of the highest physical CPU supported. There are two CPUs
supported by this design. CPU #0 and CPU #1.
VID
VERSION ID. Version ID for this interrupt controller. This value reports what level of the
specification is supported by this implementation. Version level of 02 is used for the initial
release of the MPIC specification.
2.5.3.3
Global Configuration Register
RESET
NIRQ
NCPU
VID
Operation
R
R
R
R
R
Reset
$0
$00F
$0
$01
$03
Table 2-71 Feature Reporting Register (continued)
Offset
$01000
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Table 2-72 Global Configuration Register
Offset
$01020
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Name
GLOBAL CONFIGURATION
RE
SE
T
EINT
T
M TIE
Operation
C R R/W R/W
R
R
R
R
Reset
0 0 0 0
$00
$00
$00
$00
Summary of Contents for MVME5100
Page 1: ...MVME5100 Single Board Computer Programmer s Reference P N 6806800H17B July 2014...
Page 8: ...MVME5100 Single Board Computer Programmer s Reference 6806800H17B Contents 8 Contents Contents...
Page 16: ...MVME5100 Single Board Computer Programmer s Reference 6806800H17B 16 List of Figures...
Page 292: ...Hawk Programming Details MVME5100 Single Board Computer Programmer s Reference 6806800H17B 292...
Page 312: ...VMEbus Mapping Example MVME5100 Single Board Computer Programmer s Reference 6806800H17B 312...
Page 316: ...Related Documentation MVME5100 Single Board Computer Programmer s Reference 6806800H17B 316...
Page 317: ......