Preliminary
www.ti.com
Registers
7.3.8 I2C Interrupt Enable Clear Register (I2C_IRQENABLE_CLR)
All 1-bit fields clear a specific interrupt event. Writing a 1 to a bit will disable the interrupt field. Writing a
0 will have no effect, that is, the register value will not be modified.
For all the internal fields of the I2C_IRQENABLE_CLR register, the descriptions given in the
I2C_IRQSTATUS_RAW subsection are valid.
Figure 7-21. I2C Interrupt Enable Clear Register (I2C_IRQENABLE_CLR)
31
16
Reserved
R-0
15
14
13
12
11
10
9
8
Reserved
XDR_IE
RDR_IE
Reserved
ROVR
XUDF
AAS_IE
BF_IE
R-0
R/W-0
R/W-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
AERR_IE
STC_IE
GC_IE
XRDY_IE
RRDY_IE
ARDY_IE
NACK_IE
AL_IE
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 7-11. I2C Interrupt Enable Clear Register (I2C_IRQENABLE_CLR) Field Descriptions
Bit
Field
Value
Description
31-15
Reserved
0
Write 0s for future compatibility. Read returns 0.
14
XDR_IE
Transmit draining interrupt enable clear. Mask or unmask the interrupt signaled by bit in
I2C_STAT[XDR].
0
Transmit draining interrupt disabled
1
Transmit draining interrupt enabled
13
RDR_IE
Receive draining interrupt enable clear. Mask or unmask the interrupt signaled by bit in
I2C_STAT[RDR].
0
Receive draining interrupt disabled
1
Receive draining interrupt enabled
12
Reserved
Reserved
11
ROVR
Receive overrun enable clear.
0
Receive overrun interrupt disabled
1
Receive draining interrupt enabled
10
XUDF
Transmit underflow enable clear.
0
Transmit underflow interrupt disabled
1
Transmit underflow interrupt enabled
9
AAS_IE
Addressed as slave interrupt enable clear. Mask or unmask the interrupt signaled by bit in
I2C_STAT[AAS].
0
Addressed as slave interrupt disabled
1
Addressed as slave interrupt enabled
8
BF_IE
Bus Free interrupt enable clear. Mask or unmask the interrupt signaled by bit in I2C_STAT[BF].
0
Bus free interrupt disabled
1
Bus free interrupt enabled
7
AERR_IE
Access error interrupt enable clear. Mask or unmask the interrupt signaled by bit in
I2C_STAT[AERR].
0
Access error interrupt disabled
1
Access error interrupt enabled
6
STC_IE
Start condition interrupt enable clear. Mask or unmask the interrupt signaled by bit in
I2C_STAT[STC].
0
Start condition interrupt disabled
1
Start condition interrupt enabled
871
SPRUGX9 – 15 April 2011
Inter-Integrated Circuit (I2C) Controller Module
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...