Preliminary
www.ti.com
Registers
20.9.2.2.12 USB1 IRQ_ENABLE_CLR_0 Register (USB1IRQENABLECLR0)
The USB1 IRQ_ENABLE_CLR_0 register (USB1IRQENABLECLR0) allows the USB1 interrupt sources
to be manually disabled when writing a 1 to a specific bit. A read of this register returns the USB1
interrupt enabled value.
General actions per bit:
Write 0: No action
Write 1: Disable interrupt
Read 0: Interrupt disabled
Read 1: Interrupt enabled
The USB1 IRQ_ENABLE_CLR_0 register is shown in
and described in
.
Figure 20-98. USB1 IRQ_ENABLE_CLR_0 Register (USB1IRQENABLECLR0)
31
30
29
28
27
26
25
24
RX EP 15
RX EP 14
RX EP 13
RX EP 12
RX EP 11
RX EP 10
RX EP 9
RX EP 8
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
23
22
21
20
19
18
17
16
RX EP 7
RX EP 6
RX EP 5
RX EP 4
RX EP 3
RX EP 2
RX EP 1
Reserved
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R-0h
15
14
13
12
11
10
9
8
TX EP 15
TX EP 14
TX EP 13
TX EP 12
TX EP 11
TX EP 10
TX EP 9
TX EP 8
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
TX EP 7
TX EP 6
TX EP 5
TX EP 4
TX EP 3
TX EP 2
TX EP 1
TX EP 0
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 20-110. USB1 IRQ_ENABLE_CLR_0 Register (USB1IRQENABLECLR0) Field Descriptions
Bits
Field
Description
31
RX EP 15
Interrupt enable for RX endpoint 15
30
RX EP 14
Interrupt enable for RX endpoint 14
29
RX EP 13
Interrupt enable for RX endpoint 13
28
RX EP 12
Interrupt enable for RX endpoint 12
27
RX EP 11
Interrupt enable for RX endpoint 11
26
RX EP 10
Interrupt enable for RX endpoint 10
25
RX EP 9
Interrupt enable for RX endpoint 9
24
RX EP 8
Interrupt enable for RX endpoint 8
23
RX EP 7
Interrupt enable for RX endpoint 7
22
RX EP 6
Interrupt enable for RX endpoint 6
21
RX EP 5
Interrupt enable for RX endpoint 5
20
RX EP 4
Interrupt enable for RX endpoint 4
19
RX EP 3
Interrupt enable for RX endpoint 3
18
RX EP 2
Interrupt enable for RX endpoint 2
17
RX EP 1
Interrupt enable for RX endpoint 1
16
Reserved
Always read 0. Writes have no effect.
15
TX EP 15
Interrupt enable for TX endpoint 15
14
TX EP 14
Interrupt enable for TX endpoint 14
13
TX EP 13
Interrupt enable for TX endpoint 13
12
TX EP 12
Interrupt enable for TX endpoint 12
11
TX EP 11
Interrupt enable for TX endpoint 11
10
TX EP 10
Interrupt enable for TX endpoint 10
1903
SPRUGX9 – 15 April 2011
Universal Serial Bus (USB)
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...