Preliminary
www.ti.com
17.3.14
Timer Match Register (TMAR)
............................................................................
17.3.15
Timer Capture Register (TCAR1)
.........................................................................
17.3.16
Timer Synchronous Interface Control Register (TSICR)
...............................................
17.3.17
Timer Capture Register (TCAR2)
.........................................................................
18
Watchdog Timer
.............................................................................................................
18.1
Introduction
..............................................................................................................
18.1.1
Overview
.......................................................................................................
18.1.2
Functional Block Diagram
...................................................................................
18.1.3
Features
.......................................................................................................
18.1.4
Watchdog Timer Environment
..............................................................................
18.2
Architecture
..............................................................................................................
18.2.1
Power Management
..........................................................................................
18.2.2
Interrupts
......................................................................................................
18.2.3
General Watchdog Timer Operation
.......................................................................
18.2.4
Reset Context
.................................................................................................
18.2.5
Overflow/Reset Generation
.................................................................................
18.2.6
Prescaler Value/Timer Reset Frequency
..................................................................
18.2.7
Triggering a Timer Reload
..................................................................................
18.2.8
Start/Stop Sequence for Watchdog Timers (Using the WDT_WSPR Register)
......................
18.2.9
Modifying Timer Count/Load Values and Prescaler Setting
............................................
18.2.10
Watchdog Counter Register Access Restriction (WDT_WCRR Register)
..........................
18.2.11
Watchdog Timer Interrupt Generation
....................................................................
18.2.12
Watchdog Timers Under Emulation
......................................................................
18.2.13
Accessing Watchdog Timer Registers
...................................................................
18.3
Low-Level Programming Model
.......................................................................................
18.3.1
Global Initialization
...........................................................................................
18.3.2
Operational Mode Configuration
............................................................................
18.4
Registers
.................................................................................................................
18.4.1
WDT_WIDR Register
........................................................................................
18.4.2
WDT_WDSC Register
.......................................................................................
18.4.3
WDT_WDST Register
.......................................................................................
18.4.4
WDT_WISR Register
........................................................................................
18.4.5
WDT_WIER Register
........................................................................................
18.4.6
WDT_WCLR Register
.......................................................................................
18.4.7
WDT_WCRR Register
.......................................................................................
18.4.8
WDT_WLDR Register
.......................................................................................
18.4.9
WDT_WTGR Register
.......................................................................................
18.4.10
WDT_WWPS Register
.....................................................................................
18.4.11
WDT_WDLY Register
......................................................................................
18.4.12
WDT_WSPR Register
......................................................................................
18.4.13
WDT_WIRQSTATRAW Register
.........................................................................
18.4.14
WDT_WIRQSTAT Register
................................................................................
18.4.15
WDT_WIRQENSET Register
..............................................................................
18.4.16
WDT_WIRQENCLR Register
.............................................................................
19
UART/IrDA/CIR Module
...................................................................................................
19.1
Introduction
..............................................................................................................
19.1.1
Overview
.......................................................................................................
19.1.2
Main Features
.................................................................................................
19.1.3
UART/Modem Functions
....................................................................................
19.1.4
IrDA Functions
................................................................................................
19.1.5
CIR Features
..................................................................................................
19.2
Architecture
..............................................................................................................
19.2.1
UART Signal Descriptions
...................................................................................
18
Contents
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...