Preliminary
Registers
www.ti.com
13.4.4.37 PMRST_ENABLE_SET Register
The power management and reset interrupt enabled set register (PMRST_ENABLE_SET) is described
in the figure and table below.
Figure 13-49. PMRST_ENABLE_SET Register
31
8
Reserved
R-0
7
4
3
2
1
0
Reserved
LINK_RST_REQ
PM_PME
PM_TO_ACK
PM_TURNOFF
R-0
R/W1S-0
R/W1S-0
R/W1S-0
R/W1S-0
LEGEND: R/W = Read/Write; R = Read only; W1S = Write 1 to set; -n = value after reset
Table 13-52. PMRST_ENABLE_SET Register Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
0
Reserved
3
LINK_RST_REQ
0
Link Request Reset interrupt enable. Set to enable the interrupt. Read 1 means interrupt is
enabled.
2
PM_PME
0
Power Management PME message received interrupt enable. Set to enable the interrupt. Read
1 means interrupt is enabled.
1
PM_TO_ACK
0
Power Management ACK received interrupt enable. Set to enable the interrupt. Read 1 means
interrupt is enabled.
0
PM_TURNOFF
0
Power Management Turnoff message received enable. Set to enable the interrupt. Read 1
means interrupt is enabled.
13.4.4.38 PMRST_ENABLE_CLR Register
The power management and reset interrupt enabled clear register (PMRST_ENABLE_CLR) is
described in the figure and table below.
Figure 13-50. PMRST_ENABLE_CLR Register
31
8
Reserved
R-0
7
4
3
2
1
0
Reserved
LINK_RST_REQ
PM_PME
PM_TO_ACK
PM_TURNOFF
R-0
R/W1C-0
R/W1C-0
R/W1C-0
R/W1C-0
LEGEND: R/W = Read/Write; R = Read only; W1C = Write 1 to clear; -n = value after reset
Table 13-53. PMRST_ENABLE_CLR Register Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
0
Reserved
3
LINK_RST_REQ
0
Link Request Reset interrupt disable. Set to disable the interrupt. Read 1 means interrupt is
enabled.
2
PM_PME
0
Power Management PME message received interrupt disable. Set to disable the interrupt. Read
1 means interrupt is enabled.
1
PM_TO_ACK
0
Power Management ACK received interrupt disable. Set to disable the interrupt. Read 1 means
interrupt is enabled.
0
PM_TURNOFF
0
Power Management Turnoff message received disable. Set to disable the interrupt. Read 1
means interrupt is enabled.
1328
Peripheral Component Interconnect Express (PCIe)
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...