Preliminary
Registers
www.ti.com
2.4.20 DMM PEG Priority Registers: DMM_PEG_PRIO_0-DMM_PEG_PRIO_1
The DMM_PEG_PRIO_0-DMM_PEG_PRIO_1 register is shown and described in the figure and table
below.
Figure 2-76. DMM_PEG_PRIO Registers
31
30
28
27
26
24
23
22
20
19
18
16
W7
P7
W6
P6
W5
P5
W4
P4
R/W-0
R/W-4h
R/W-0
R/W-4h
R/W-0
R/W-4h
R/W-0
R/W-4h
15
14
13
12
11
10
9
8
7
6
4
3
2
0
W3
P3
W2
P2
W1
P1
W0
P0
R/W-0
R/W-4h
R/W-0
R/W-4h
R/W-0
R/W-4h
R/W-0
R/W-4h
LEGEND: R/W = Read/Write; R = Read only; n = 0 for the first priority register; n = 1 for the second priority register
Table 2-30. DMM_PEG_PRIO Registers Field Descriptions
Bit
Field
Value
Description
Type
31
W7
0
Write-enable for P7 bit-field; P7 field is updated
R/W
30-28
P7
4h
Priority for initiator 8.n+7
R/W
27
W6
0
Write-enable for P6 bit-field; P6 field is updated
R/W
26-24
P6
4h
Priority for initiator 8.n+6
R/W
23
W5
0
Write-enable for P5 bit-field; P5 field is updated
R/W
22-20
P5
4h
Priority for initiator 8.n+5
R/W
19
W4
0
Write-enable for P4 bit-field; P4 field is updated
R/W
18-16
P4
4h
Priority for initiator 8.n+4
R/W
15
W3
0
Write-enable for P3 bit-field; P3 field is updated
R/W
14-12
P3
4h
Priority for initiator 8.n+3
R/W
11
W2
0
Write-enable for P2 bit-field; P2 field is updated
R/W
10-8
P2
4h
Priority for initiator 8.n+2
R/W
7
W1
0
Write-enable for P1 bit-field; P1 field is updated
R/W
6-4
P1
4h
Priority for initiator 8.n+1
R/W
3
W0
0
Write-enable for P0 bit-field; P0 field is updated
R/W
2-0
P0
4h
Priority for initiator 8.n
R/W
2.4.21 DMM PEG Priority Registers for PAT: DMM_PEG_PRIO_PAT
The DMM_PEG_PRIO_PAT register is shown and described in the figure and table below. The DMM PEG
Priority register is for the internal PAT engine.
Figure 2-77. DMM_PEG_PRIO_PAT Register
31
4
3
2
0
Reserved
W_PAT
P_PAT
R-0
R/W-0
R/W-4h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 2-31. DMM_PEG_PRIO_PAT Register Field Descriptions
Bit
Field
Value
Description
Type
31-4
Reserved
0
Reserved
R
3
W_PAT
0
Write-enable for P_PAT bit-field; P_PAT field is updated
R/W
2-0
P_PAT
4h
Priority for PAT engine.
R/W
404
DMM/TILER
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...