
Preliminary
www.ti.com
Registers
Table 11-59. McBSP_XCCR_REG Field Descriptions (continued)
Bit
Field
Value
Description
3
XDMAEN
Transmit DMA Enable bit. When set to zero this bit will gate the external transmit DMA request,
without resetting the DMA state machine. It is recommended to change this bit value only during
transmit reset.
0
Will gate the external transmit DMA request.
1
Will NOT gate the external transmit DMA request.
2-1
Reserved
0
Reserved.
0
XDISABLE
Transmit Disable bit. When this bit is set the transmit process will stop at the next frame boundary.
0
The transmit process will NOT stop at the next frame boundary.
1
The transmit process will stop at the next frame boundary.
11.3.41 McBSP Receive Configuration Control Register (RCCR_REG)
The McBSP_RCCR_REG register is shown in
and described in
Figure 11-73. McBSP_RCCR_REG
31
12
11
10
4
3
2
1
0
Reserved
RFULL_CYCLE
Reserved
RDMAEN
Reserved
RDISABLE
R-0
R/W-1
R-0
R/W-1
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 11-60. McBSP_RCCR_REG Field Descriptions
Bit
Field
Value
Description
31-12
Reserved
0
Reserved
11
RFULL_CYCLE
Receive full cycle mode select:
0
McBSP module operates in receive half-cycle mode (receive frame synchronization is sampled by
the opposite edge of the clock used to sample receive data).
1
McBSP module operates in receive full-cycle mode (receive frame synchronization is sampled by
the same edge of the clock used to sample receive data).
10-4
Reserved
0
Reserved
3
RDMAEN
Receive DMA Enable bit. When set to zero this bit will gate the external transmit DMA request,
without resetting the DMA state machine. It is recommended to change this bit value only during
receive reset.
0
When set to zero this bit will gate the external transmit DMA request.
1
When set to one this bit will NOT gate the external transmit DMA request.
2-1
Reserved
0
Reserved
0
RDISABLE
Receive Disable bit. When this bit is set the receive process will stop at the next frame boundary.
0
The receive process will NOT stop at the next frame boundary.
1
When this bit is set the receive process will stop at the next frame boundary.
1209
SPRUGX9 – 15 April 2011
Multichannel Buffered Serial Port (McBSP)
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...