Preliminary
www.ti.com
Registers
3.3.1.12 EMAC Control Module Miscellaneous Interrupt Status Register (CMMISCINTSTAT)
The miscellaneous interrupt status register (CMMISCINTSTAT) is shown in
and described
in
.
Figure 3-23. EMAC Control Module Miscellaneous Interrupt Status Register (CMMISCINTSTAT)
31
16
Reserved
R-0
15
4
3
0
Reserved
C_MISC_STAT
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 3-22. EMAC Control Module Miscellaneous Interrupt Status Register (CMMISCINTSTAT)
Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
0
Reserved
3-0
C_MISC_STAT
0-Fh
Core 0 Misc Masked Interrupt Status.
Each bit in this register corresponds to the miscellaneous interrupt (STAT_PEND, HOST_PEND,
MDIO_LINKINT, MDIO_USERINT) that is enabled and generating an interrupt on
C0_MISC_PULSE.
463
SPRUGX9 – 15 April 2011
EMAC/MDIO Module
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...