Preliminary
www.ti.com
Registers
13.4.8.5 LINK_STAT_CTRL Register
Figure 13-109. LINK_STAT_CTRL Register
31
30
29
28
27
26
25
24
LINK_BW_
LINK_BW_MGMT_
DLL_ACTIVE
SLOT_CLK_CFG
LINK_TRAINING
UNDEF
NEGOTIATED_LINK_WD
STATUS
STATUS
R/W1C-0
R/W1C-0
R-0
R-1
R-0
R-0
R-0
23
20
19
16
NEGOTIATED_LINK_WD
LINK_SPEED
R-1
R-1
15
12
11
10
9
8
Reserved
LINK_BW_
LINK_BW_MGMT_
HW_AUTO_
CLK_PWR_
INIT_EN
INT_EN
WIDTH_DIS
MGMT_EN
R-0
R-0
R-0
R-0
R/W-0
7
6
5
4
3
2
1
0
EXT_SYNC
COMMON_CLK_
RETRAIN_LINK
LINK_DISABLE
RCB
Reserved
ACTIVE_LINK_PM
CFG
R/W-0
R/W-0
R/W-0
R/W-0
R-1
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; W1C = Write 1 to clear; -n = value after reset
Table 13-116. LINK_STAT_CTRL Register Field Descriptions
Bit
Field
Value
Description
31
LINK_BW_STATUS
0
Link Autonomous Bandwidth Status. NA and Reserved for End Point.
30
LINK_BW_MGMT_STATUS
0
Link Bandwidth Management Status. NA and Reserved for End Point.
29
DLL_ACTIVE
0
Data Link Layer Active
28
SLOT_CLK_CFG
0
Slot Clock Configuration. Writable from internal bus interface.
27
LINK_TRAINING
0
Link Training. Not applicable to Root Complex.
26
UNDEF
0
Undefined for PCI Express
25-20
NEGOTIATED_LINK_WD
0-3Fh
Negotiated Link Width. Set automatically by hardware after link initialization.
19-16
LINK_SPEED
0-Fh
Link Speed. Set automatically by hardware after link initialization.
15-12
Reserved
0
Reserved
11
LINK_BW_INT_EN
0
Link Autonomous Bandwidth Interrupt Enable. Not applicable and is Reserved for End
Point.
10
LINK_BW_MGMT_INT_EN
0
Link Bandwidth Management Interrupt Enable. Not applicable and is Reserved for End
Point.
9
HW_AUTO_WIDTH_DIS
0
Hardware Autonomous Width Disable. Not supported and hardwired to zero.
8
CLK_PWR_MGMT_EN
0
Enable Clock Power Management
7
EXT_SYNC
0
Extended Synch
6
COMMON_CLK_CFG
0
Common Clock Configuration
5
RETRAIN_LINK
0
Retrain Link. Not applicable and Reserved for EP.
4
LINK_DISABLE
0
Link disable.
3
RCB
0
Read Completion Boundary. Writable via internal bus interface for Root Complex.
2
Reserve
0
Reserved
1-0
ACTIVE_LINK_PM
0-3h
Active State Link PM Control
1367
SPRUGX9 – 15 April 2011
Peripheral Component Interconnect Express (PCIe)
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...