Preliminary
www.ti.com
Registers
11.3.12 McBSP Multichannel Register 1 (MCR1_REG)
The McBSP_MCR1_REG register is shown in
and described in
Figure 11-44. McBSP_MCR1_REG
31
16
Reserved
R-0
15
10
9
8
7
6
5
4
2
1
0
Reserved
RMCME
RPBBLK
RPABLK
Reserved
RMCM
R-0
R/W-0
R/W-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 11-31. McBSP_MCR1_REG Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
0
Reserved
9
RMCME
RMCME Receive multichannel partition mode bit 0 . Receive multichannel partition mode
determines whether only 32 channels or all 128 channels are to be individually selectable.
RMCME is only applicable if channels can be individually enabled or disabled for reception (RMCM
= 1).
0
2-partition mode (legacy only).
Only partitions A and B are used. You can control up to 32 channels in the receive multichannel
selection mode (RMCM = 1).
Assign 16 channels to partition A with the RPABLK bits. Assign 16 channels to partition B with the
RPBBLK bits.
You can control the channels with the appropriate receive channel enable registers:
RCERA: Channels in partition A
RCERB: Channels in partition B
1
8-partition mode:
All partitions (A through H) are used. Control up to 128 channels in the receive multichannel
selection mode.
You can control the channels with the appropriate receive channel enable registers:
RCERA: Channels 0 through 15
RCERB: Channels 16 through 31
RCERC: Channels 32 through 47
RCERD: Channels 48 through 63
RCERE: Channels 64 through 79
RCERF: Channels 80 through 95
RCERG: Channels 96 through 111
RCERH: Channels 112 through 127
8-7
RPBBLK
Receive Partition B Block (legacy only)
0
Block 1. Channel 16 to channel 31
1h
Block 3. Channel 48 to channel 63
2h
Block 5. Channel 80 to channel 95
3h
Block 7. Channel 112 to channel 127
6-5
RPABLK
Receive Partition A Block (legacy only)
0
Block 0. Channel 0 to channel 15
1h
Block 2. Channel 32 to channel 47
2h
Block 4. Channel 64 to channel 79
3h
Block 6. Channel 96 to channel 111
4-1
Reserved
0
Reserved.
1189
SPRUGX9 – 15 April 2011
Multichannel Buffered Serial Port (McBSP)
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...