Preliminary
Architecture
www.ti.com
5.2
Architecture
5.2.1 GPMC Signals
lists the GPMC subsystem I/O pins.
NOTE:
The GPMC_CS[7:6] and GPMC_WAIT1 pins are not available on all devices, refer to
your device-specific data manual for availability.
Table 5-1. GPMC I/O Description
Pin Name
I/O
Description
GPMC_A[27:0]
O
Address
GPMC_D[15:0]
I/O
Data
GPMC_CS[7:0]
O
Chip-selects (active low)
GPMC_CLK
O
Clock generated for the external memory or device
GPMC_ADV_ALE
O
Address valid (active low). Also used as address latch enable (active high) for NAND protocol
memories.
GPMC_OE_RE
O
Output enable (active low). Also used as read enable (active low) for NAND protocol memories.
GPMC_WE
O
Write enable (active low)
GPMC_BE0_CLE
O
Lower-byte enable (active low). Also used as command latch enable for NAND protocol
memories.
GPMC_BE1
O
Upper-byte enable (active low).
GPMC_WP
O
Write protect (active low)
GPMC_WAIT[1:0]
I
External wait signal for NOR and NAND protocol memories. The wait signals can be mapped on
any of the chip-select.
GPMC_DIR
O
GPMC_D[15:0] signal direction control:
Low during transmit (for write access: data OUT from GPMC to memory)
High during receive (for read access: data IN from memory to GPMC)
shows the use of address and data GPMC controller pins based on the type of external
device.
Table 5-2. GPMC Pin Multiplexing Options
Non Multiplexed
Non Multiplexed
Multiplexed
16-Bit NAND
GPMC Pin
Address Data
Address Data 8-Bit
Address Data
8-Bit NAND Device
Device
16-Bit Device
Device
16-Bit Device
GPMC_A[27]
A26
A27
A26
Not Used
Not Used
GPMC_A[26]
A25
A26
A25
Not Used
Not Used
GPMC_A[25]
A24
A25
A24
Not Used
Not Used
GPMC_A[24]
A23
A24
A23
Not Used
Not Used
GPMC_A[23]
A22
A23
A22
Not Used
Not Used
GPMC_A[22]
A21
A22
A21
Not Used
Not Used
GPMC_A[21]
A20
A21
A20
Not Used
Not Used
GPMC_A[20]
A19
A20
A19
Not Used
Not Used
GPMC_A[19]
A18
A19
A18
Not Used
Not Used
GPMC_A[18]
A17
A18
A17
Not Used
Not Used
GPMC_A[17]
A16
A17
A16
Not Used
Not Used
GPMC_A[16]
A15
A16
Not Used
Not Used
Not Used
GPMC_A[15]
A14
A15
Not Used
Not Used
Not Used
GPMC_A[14]
A13
A14
Not Used
Not Used
Not Used
GPMC_A[13]
A12
A13
Not Used
Not Used
Not Used
554 General-Purpose Memory Controller (GPMC)
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...