Preliminary
www.ti.com
Registers
20.9.1.13 USBSS IRQ_DMA_THRESHOLD_RX0_1 Register (IRQDMATHOLDRX01)
The USBSS IRQ_DMA_THRESHOLD_RX0_1 register (IRQDMATHOLDRX01) defines the size of the
four DMA thresholds for interrupt pacing for USB0. Each threshold contains an 8-bit unsigned number
and can range from 0 to 255. A possible interrupt can be triggered if the count for that specific endpoint
has exceeded the value of the threshold. The counter for the compared value is also an 8-bit unsigned
number; therefore, setting the threshold to 255 prevents the possibility of a trigger.
The USBSS IRQ_DMA_THRESHOLD_RX0_1 register is shown in
and described in
.
Figure 20-34. USBSS IRQ_DMA_THRESHOLD_RX0_1 Register (IRQDMATHOLDRX01)
31
24 23
16 15
8
7
0
dma_thres_rx0_7
dma_thres_rx0_6
dma_thres_rx0_5
dma_thres_rx0_4
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 20-44. USBSS IRQ_DMA_THRESHOLD_RX0_1 Register (IRQDMATHOLDRX00) Field
Descriptions
Bits
Field
Description
31-24
dma_thres_rx0_7
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 7.
23-16
dma_thres_rx0_6
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 6.
15-8
dma_thres_rx0_5
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 5.
7-0
dma_thres_rx0_4
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 4.
20.9.1.14 USBSS IRQ_DMA_THRESHOLD_RX0_2 Register (IRQDMATHOLDRX02)
The USBSS IRQ_DMA_THRESHOLD_RX0_2 register defines the size of the four DMA thresholds for
interrupt pacing. Each threshold contains an 8-bit unsigned number and can range from 0 to 255. A
possible interrupt can be triggered if the count for that specific endpoint has exceeded the value of the
threshold. The counter for the compared value is also an 8-bit unsigned number; therefore, setting the
threshold to 255 prevents the possibility of a trigger.
The USBSS IRQ_DMA_THRESHOLD_RX0_2 register is shown in
and described in
.
Figure 20-35. USBSS IRQ_DMA_THRESHOLD_RX0_2 Register (IRQDMATHOLDRX02)
31
24 23
16 15
8
7
0
dma_thres_rx0_11
dma_thres_rx0_10
dma_thres_rx0_9
dma_thres_rx0_8
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 20-45. USBSS IRQ_DMA_THRESHOLD_RX0_2 Register (IRQDMATHOLDRX02) Field
Descriptions
Bits
Field
Description
31-24
dma_thres_rx0_11
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 11.
23-16
dma_thres_rx0_10
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 10.
15-8
dma_thres_rx0_9
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 9.
7-0
dma_thres_rx0_8
DMA threshold value for rx_pkt_cmp_0 for USB0 endpoint 8.
1839
SPRUGX9 – 15 April 2011
Universal Serial Bus (USB)
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...