Preliminary
Control Module
www.ti.com
1.16.1.2.40 Audio PLL Frequency 5 Register (AUDIOPLL_FREQ5)
The AUDIOPLL_FREQ5 register is used to control the Audio PLL Clock 5 pre-divider frequency of the
SYSCLK22 (Audio3) clock. The default FREQ5 value is 13.5.
The Audio PLL Frequency 5 Register (AUDIOPLL_FREQ5) is shown in
and described in
.
Figure 1-155. Audio PLL Frequency 5 Register (AUDIOPLL_FREQ5)
31
30
29
28
27
24 23
0
AUD_LDFREQ5
Reserved
AUD_TRUNC5
AUD_INTFREQ5
AUD_FRACFREQ5
R/W-1
R-0
R/W-0
R/W-Dh
R/W-800000h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 1-195. Audio PLL Frequency 5 Register (AUDIOPLL_FREQ5) Field Descriptions
Bit
Field
Value
Description
31
AUD_LDFREQ5
1-0
Load Synth5 FREQ value. Setting this bit to 1 causes the INTFREQ and
FRACFREQ values to be loaded into AUDIO Synthesizer5.
30-29
Reserved
0
Reserved. Read returns 0.
28
AUD_TRUNC5
1-0
Synth5 Enable Truncate Correction.
27-24
AUD_INTFREQ5
0-Fh
Synth5 Frequency integer divider.
23-0
AUD_FRACFREQ5
0-FF FFFFh
Synth5 Frequency fractional divider.
1.16.1.2.41 Audio PLL Divider 5 Register (AUDIOPLL_DIV5)
The AUDIOPLL_DIV5 register is used to control the AUDIO PLL Clock 5 post-divider frequency of the
SYSCLK22 clock. The default DIV5 value is 20 which results in an Audio PLL CLK5 of 32.768 MHz.
The Audio PLL Divider Register (AUDIOPLL_DIV5) is shown in
and described in
.
Figure 1-156. Audio PLL Divider 5 Register (AUDIOPLL_DIV5)
31
9
8
7
0
Reserved
AUD_LDMDIV5
AUD_MDIV5
R-0
R/W-1
R/W-14h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 1-196. Audio PLL Divider 5 Register (AUDIOPLL_DIV5) Field Descriptions
Bit
Field
Value
Description
31-9
Reserved
0
Reserved. Read returns 0.
8
AUD_LDMDIV5
1-0
Load Synth5 M Divider value. Setting this bit to 1 causes the M Divider value to be loaded
into AUDIO Synthesizer5.
7-0
AUD_MDIV5
0-FFh
Synth5 Frequency M Post Divider.
298
Chip Level Resources
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...