Preliminary
Registers
www.ti.com
6.3.2.113 DDC I2C Data Count Register (DDC_COUNT1)
The DDC I2C data count register is shown in
and described in
.
Figure 6-135. DDC I2C Data Count Register (DDC_COUNT1)
31
8
7
0
Reserved
DDC_COUNT1
R-0h
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 6-144. DDC I2C Data Count Register (DDC_COUNT1) Field Descriptions
Bit
Field
Description
31-8
Reserved
Reserved
7-0
DDC_COUNT
The total number of bytes to be read from the slave or written to the slave before a stop bit is sent on the
DDC bus. For example, if the HDCP KSV FIFO length is 635 bytes (127 devices x 5 bytes/KSV), the
DDC_COUNT must be 27Bh.
802
High-Definition Multimedia Interface (HDMI)
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...