Preliminary
Registers
www.ti.com
20.9.2.1.7 USB0 IRQ_STATUS_RAW_1 Register (USB0IRQSTATRAW1)
The USB0 IRQ_STATUS_RAW_1 register (USB0IRQSTATRAW1) allows the USB0 interrupt sources
to be manually triggered when writing a 1 to a specific bit. A read of this register returns the USB0
interrupt event pending value.
General actions per bit:
Write 0: No action
Write 1: Set event
Read 0: No event pending
Read 1: Event pending
The USB0 IRQ_STATUS_RAW_1 register is shown in
and described in
Figure 20-71. USB0 IRQ_STATUS_RAW_1 Register (USB0IRQSTATRAW1)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO TX FIFO
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
15
10
9
8
7
6
5
4
3
2
1
0
Reserved
USB[9]
USB[8]
USB[7]
USB[6]
USB[5]
USB[4]
USB[3]
USB[2]
USB[1]
USB[0]
R/0-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 20-82. USB0 IRQ_STATUS_RAW_1 Register (USB0IRQSTATRAW1) Field Descriptions
Bits
Field
Description
31
TX FIFO 15
Interrupt status for TX FIFO endpoint 15
30
TX FIFO 14
Interrupt status for TX FIFO endpoint 14
29
TX FIFO 13
Interrupt status for TX FIFO endpoint 13
28
TX FIFO 12
Interrupt status for TX FIFO endpoint 12
27
TX FIFO 11
Interrupt status for TX FIFO endpoint 11
26
TX FIFO 10
Interrupt status for TX FIFO endpoint 10
25
TX FIFO 9
Interrupt status for TX FIFO endpoint 9
24
TX FIFO 8
Interrupt status for TX FIFO endpoint 8
23
TX FIFO 7
Interrupt status for TX FIFO endpoint 7
22
TX FIFO 6
Interrupt status for TX FIFO endpoint 6
21
TX FIFO 5
Interrupt status for TX FIFO endpoint 5
20
TX FIFO 4
Interrupt status for TX FIFO endpoint 4
19
TX FIFO 3
Interrupt status for TX FIFO endpoint 3
18
TX FIFO 2
Interrupt status for TX FIFO endpoint 2
17
TX FIFO 1
Interrupt status for TX FIFO endpoint 1
16
TX FIFO 0
Interrupt status for TX FIFO endpoint 0
15-10
Reserved
Always read 0. Writes have no effect.
9
USB[9]
Interrupt status for Mentor controller USB_INT generic interrupt
8
USB[8]
Interrupt status for DRVVBUS level change
7
USB[7]
Interrupt status for VBUS < VBUS valid threshold
6
USB[6]
Interrupt status for SRP detected
5
USB[5]
Interrupt status for device disconnected (host mode)
4
USB[4]
Interrupt status for device connected (host mode)
3
USB[3]
Interrupt status for SOF started
2
USB[2]
Interrupt status for Reset signaling detected (peripheral mode)
Babble detected (host mode)
1
USB[1]
Interrupt status for Resume signaling detected
0
USB[0]
Interrupt status for Suspend signaling detected
1864Universal Serial Bus (USB)
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...