Preliminary
Control Module
www.ti.com
1.16.1.2.36 Audio PLL Frequency 3 Register (AUDIOPLL_FREQ3)
The AUDIOPLL_FREQ3 register is used to control the Audio PLL Clock 3 pre-divider frequency of the
SYSCLK20 (Audio1) clock. The default FREQ3 value is 9.0 for a SYSCLK20 frequency of 196.608 MHz.
The Audio PLL Frequency 3 Register (AUDIOPLL_FREQ3) is shown in
and described in
.
Figure 1-151. Audio PLL Frequency 3 Register (AUDIOPLL_FREQ3)
31
30
29
28
27
24 23
0
AUD_LDFREQ3
Reserved
AUD_TRUNC3
AUD_INTFREQ3
AUD_FRACFREQ3
R/W-1
R-0
R/W-0
R/W-9h
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 1-191. Audio PLL Frequency 3 Register (AUDIOPLL_FREQ3) Field Descriptions
Bit
Field
Value
Description
31
AUD_LDFREQ3
1-0
Load Synth3 FREQ value. Setting this bit to 1 causes the INTFREQ and
FRACFREQ values to be loaded into AUDIO Synthesizer3.
30-29
Reserved
0
Reserved. Read returns 0.
28
AUD_TRUNC3
1-0
Synth3 Enable Truncate Correction.
27-24
AUD_INTFREQ3
0-Fh
Synth3 Frequency integer divider.
23-0
AUD_FRACFREQ3
0-FF FFFFh
Synth3 Frequency fractional divider.
1.16.1.2.37 Audio PLL Divider 3 Register (AUDIOPLL_DIV3)
The AUDIOPLL_DIV3 register is used to control the AUDIO PLL Clock 3 post-divider frequency of the
SYSCLK20 clock. The default DIV3 value is 5 which results in an Audio PLL CLK3 of 196.6080 MHz.
The Audio PLL Divider 3 Register (AUDIOPLL_DIV3) is shown in
and described in
.
Figure 1-152. Audio PLL Divider 3 Register (AUDIOPLL_DIV3)
31
9
8
7
0
Reserved
AUD_LDMDIV3
AUD_MDIV3
R-0
R/W-1
R/W-5h
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 1-192. Audio PLL Divider 3 Register (AUDIOPLL_DIV3) Field Descriptions
Bit
Field
Value
Description
31-9
Reserved
0
Reserved. Read returns 0.
8
AUD_LDMDIV3
1-0
Load Synth3 M Divider value. Setting this bit to 1 causes the M Divider value to be loaded
into AUDIO Synthesizer3.
7-0
AUD_MDIV3
0-FFh
Synth3 Frequency M Post Divider.
296
Chip Level Resources
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...