Preliminary
www.ti.com
Registers
12.3.8 McSPI Channel (i) Status Register (MCSPI_CH(i)STAT)
The McSPI channel i status register register (MCSPI_CH(i)STAT) provides status information about the
McSPI channel i FIFO transmit buffer register (MCSPI_TXn) and the McSPI channel i FIFO receive
buffer register (MCSPI_RXn) of channel i. The (MCSPI_CH(i)STAT) is shown in
and
described in
Figure 12-32. McSPI Channel (i) Status Register (MCSPI_CH(i)STAT)
31
8
Reserved
R-0
7
6
5
4
3
2
1
0
Reserved
RXFFF
RXFFE
TXFFF
TXFFE
EOT
TXS
RXS
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -n = value after reset
Table 12-16. McSPI Channel (i) Status Register (MCSPI_CH(i)STAT) Field Descriptions
Bit
Field
Value
Description
31-7
Reserved
0
Read returns 0
6
RXFFF
Channel i FIFO receive buffer full status.
0
FIFO receive buffer is not full.
1
FIFO receive buffer is full.
5
RXFFE
Channel i FIFO receive buffer empty status.
0
FIFO receive buffer is not empty.
1
FIFO receive buffer is empty.
4
TXFFF
Channel i FIFO transmit buffer full status.
0
FIFO transmit buffer is not full.
1
FIFO transmit buffer is full.
3
TXFFE
Channel i FIFO transmit buffer empty status.
0
FIFO transmit buffer is not empty.
1
FIFO transmit buffer is empty.
2
EOT
Channel i end-of-transfer status. The definitions of beginning and end of transfer vary with master
versus slave and the transfer format (transmit/receive mode, turbo mode).
0
This flag is automatically cleared when the shift register is loaded with the data from the transmitter
register (beginning of transfer).
1
This flag is automatically set to one at the end of an SPI transfer.
1
TXS
Channel i transmitter register status. The bit is cleared when the host writes the most significant byte of
the SPI word in the MCSPI_TX(i) register. The bit is set when enabling the channel i , and also when
the SPI word is transferred from the MCSPI_TX(i) register to the shift register.
0
Register is full.
1
Register is empty.
0
RXS
Channel i receiver register status. The bit is cleared when enabling the channel i, and also when the
host reads the most significant byte of the received SPI word from the MCSPI_RX(i) register. The bit is
set when the received SPI word is transferred from the shift register to the MCSPI_RX(i) register.
0
Register is empty.
1
Register is full.
1267
SPRUGX9 – 15 April 2011
Multichannel Serial Port Interface (McSPI)
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...