Preliminary
www.ti.com
5-11.
Chip-Select Configuration for NAND Interfacing
.....................................................................
5-12.
ECC Enable Settings
....................................................................................................
5-13.
Flattened BCH Codeword Mapping (512 Bytes + 104 Bits)
........................................................
5-14.
Aligned Message Byte Mapping in 8-bit NAND
......................................................................
5-15.
Aligned Message Byte Mapping in 16-bit NAND
....................................................................
5-16.
Aligned Nibble Mapping of Message in 8-bit NAND
.................................................................
5-17.
Misaligned Nibble Mapping of Message in 8-bit NAND
.............................................................
5-18.
Aligned Nibble Mapping of Message in 16-bit NAND
...............................................................
5-19.
Misaligned Nibble Mapping of Message in 16-bit NAND (1 Unused Nibble)
.....................................
5-20.
Misaligned Nibble Mapping of Message in 16-bit NAND (2 Unused Nibble)
.....................................
5-21.
Misaligned Nibble Mapping of Message in 16-bit NAND (3 Unused Nibble)
.....................................
5-22.
Prefetch Mode Configuration
...........................................................................................
5-23.
Write-Posting Mode Configuration
.....................................................................................
5-24.
GPMC Configuration in NOR Mode
...................................................................................
5-25.
GPMC Configuration in NAND Mode
..................................................................................
5-26.
Reset GPMC
..............................................................................................................
5-27.
NOR Memory Type
......................................................................................................
5-28.
NOR Chip-Select Configuration
........................................................................................
5-29.
NOR Timings Configuration
............................................................................................
5-30.
WAIT Pin Configuration
.................................................................................................
5-31.
Enable Chip-Select
......................................................................................................
5-32.
NAND Memory Type
....................................................................................................
5-33.
NAND Chip-Select Configuration
......................................................................................
5-34.
Asynchronous Read and Write Operations
...........................................................................
5-35.
ECC Engine
...............................................................................................................
5-36.
Prefetch and Write-Posting Engine
....................................................................................
5-37.
WAIT Pin Configuration
.................................................................................................
5-38.
Enable Chip-Select
......................................................................................................
5-39.
Mode Parameters Check List Table
...................................................................................
5-40.
Access Type Parameters Check List Table
..........................................................................
5-41.
Timing Parameters
.......................................................................................................
5-42.
NAND Formulas Description Table
....................................................................................
5-43.
Synchronous NOR Formulas Description Table
.....................................................................
5-44.
Asynchronous NOR Formulas Description Table
....................................................................
5-45.
GPMC Signals
............................................................................................................
5-46.
Useful Timing Parameters on the Memory Side
.....................................................................
5-47.
Calculating GPMC Timing Parameters
................................................................................
5-48.
AC Characteristics for Asynchronous Read Access
................................................................
5-49.
GPMC Timing Parameters for Asynchronous Read Access
.......................................................
5-50.
AC Characteristics for Asynchronous Single Write (Memory Side)
...............................................
5-51.
GPMC Timing Parameters for Asynchronous Single Write
........................................................
5-52.
Supported Memory Interfaces
..........................................................................................
5-53.
NAND Interface Bus Operations Summary
...........................................................................
5-54.
NOR Interface Bus Operations Summary
............................................................................
5-55.
GPMC Registers
.........................................................................................................
5-56.
GPMC_REVISION Field Descriptions
.................................................................................
5-57.
GPMC_SYSCONFIG Field Descriptions
..............................................................................
5-58.
GPMC_SYSSTATUS Field Descriptions
..............................................................................
5-59.
GPMC_IRQSTATUS Field Descriptions
..............................................................................
64
List of Tables
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...