Preliminary
www.ti.com
1-48.
Raw IRQ 1 Status Register (OCP_IRQSTATUS_RAW_1) Field Descriptions
..................................
1-49.
Raw IRQ 2 Status Register (OCP_IRQSTATUS_RAW_2) Field Descriptions
..................................
1-50.
Interrupt 0 Status Event Register (OCP_IRQSTATUS_0) Field Descriptions
...................................
1-51.
Interrupt 1 Status Event Register (OCP_IRQSTATUS_1) Field Descriptions
...................................
1-52.
Interrupt 2 Status Event Register (OCP_IRQSTATUS_2) Field Descriptions
...................................
1-53.
Enable Interrupt 0 Register (OCP_IRQENABLE_SET_0) Field Descriptions
....................................
1-54.
Enable Interrupt 1 Register (OCP_IRQENABLE_SET_1) Field Descriptions
....................................
1-55.
Enable Interrupt 2 Register (OCP_IRQENABLE_SET_2) Field Descriptions
....................................
1-56.
Disable Interrupt 0 Register (OCP_IRQENABLE_CLR_0) Field Descriptions
...................................
1-57.
Disable Interrupt 1 Register (OCP_IRQENABLE_CLR_1) Field Descriptions
...................................
1-58.
Disable Interrupt 2 Register (OCP_IRQENABLE_CLR_2) Field Descriptions
...................................
1-59.
Configure Memory Page Register (OCP_PAGE_CONFIG) Field Descriptions
.................................
1-60.
Interrupt Events Register (OCP_INTERRUPT_EVENT) Field Descriptions
.....................................
1-61.
Configuration of Debug Modes Register (OCP_DEBUG_CONFIG) Field Descriptions
........................
1-62.
Debug Status Register (OCP_DEBUG_STATUS) Field Descriptions
............................................
1-63.
Cortex-A8 MPU INTC Interrupt Mapping
.............................................................................
1-64.
Media Controller INTC Interrupt Mapping
............................................................................
1-65.
DSP INTC Interrupt Mapping
...........................................................................................
1-66.
EDMA Regions
...........................................................................................................
1-67.
EDMA Channel Synchronization Events
..............................................................................
1-68.
Device Clock Inputs
.....................................................................................................
1-69.
System Clock Domains
.................................................................................................
1-70.
External Peripheral Clock Sources
....................................................................................
1-71.
MAIN PLL Dividers
.......................................................................................................
1-72.
Main PLL Clocks
.........................................................................................................
1-73.
Example for Main PLL Frequencies
...................................................................................
1-74.
DDR PLL Dividers
.......................................................................................................
1-75.
DDR PLL Clocks
.........................................................................................................
1-76.
Example for DDR PLL Frequencies
...................................................................................
1-77.
Video PLL Dividers
......................................................................................................
1-78.
Video PLL Clocks
........................................................................................................
1-79.
Example for Video PLL Frequencies
..................................................................................
1-80.
Audio PLL Dividers
......................................................................................................
1-81.
Audio PLL Clocks
........................................................................................................
1-82.
Example for Audio PLL Frequencies
..................................................................................
1-83.
Device MConnID Assignment
..........................................................................................
1-84.
L3 Master/Slave Connectivity (Table 1 of 2)
.........................................................................
1-85.
L3 Master/Slave Connectivity (Table 2 of 2)
.........................................................................
1-86.
Hardware Spinlock Configuration
.....................................................................................
1-87.
Integration Attributes
.....................................................................................................
1-88.
Clocks and Resets
.......................................................................................................
1-89.
Hardware Requests
......................................................................................................
1-90.
Mailbox Implementation
.................................................................................................
1-91.
Local Power Management Features
...................................................................................
1-92.
Interrupt Events
..........................................................................................................
1-93.
Global Initialization of Surrounding Modules for System Mailbox
.................................................
1-94.
Mailbox Global Initialization
.............................................................................................
1-95.
Sending a Message (Polling Method)
.................................................................................
1-96.
Sending a Message (Interrupt Method)
...............................................................................
57
SPRUGX9 – 15 April 2011
List of Tables
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...