Preliminary
www.ti.com
7-12.
Transmit FIFO DMA Request Generation (High Threshold)
.......................................................
7-13.
Transmit FIFO DMA Request Generation (Low Threshold)
........................................................
7-14.
Module Revision Register (LOW BYTES) (I2C_REVNB_LO)
.....................................................
7-15.
Module Revision Register (HIGH BYTES) (I2C_REVNB_HI)
......................................................
7-16.
System Configuration Register (I2C_SYSC)
.........................................................................
7-17.
I2C End of Interrupt Register (I2C_EOI)
..............................................................................
7-18.
I2C Status Raw Register (I2C_IRQSTATUS_RAW)
................................................................
7-19.
I2C Status Register (I2C_IRQSTATUS)
..............................................................................
7-20.
I2C Interrupt Enable Set Register (I2C_IRQENABLE_SET)
.......................................................
7-21.
I2C Interrupt Enable Clear Register (I2C_IRQENABLE_CLR)
....................................................
7-22.
I2C Wakeup Enable Register (I2C_WE)
.............................................................................
7-23.
Receive DMA Enable Set Register (I2C_DMARXENABLE_SET)
.................................................
7-24.
Receive DMA Enable Set Register (I2C_DMATXENABLE_SET)
.................................................
7-25.
Receive DMA Enable Set Register (I2C_DMARXENABLE_CLR)
................................................
7-26.
Receive DMA Enable Set Register (I2C_DMATXENABLE_CLR)
.................................................
7-27.
Receive DMA Wakeup Register (I2C_DMARXWAKE_EN)
........................................................
7-28.
Receive DMA Wakeup Register (I2C_DMATXWAKE_EN)
........................................................
7-29.
System Status Register (I2C_SYSS)
..................................................................................
7-30.
Buffer Configuration Register (I2C_BUF)
.............................................................................
7-31.
Data Counter Register (I2C_CNT)
.....................................................................................
7-32.
Data Access Register (I2C_DATA)
....................................................................................
7-33.
I2C Configuration Register (I2C_CON)
...............................................................................
7-34.
I2C Own Address Register (I2C_OA)
.................................................................................
7-35.
I2C Own Address Register (I2C_SA)
.................................................................................
7-36.
I2C Own Address Register (I2C_PSC)
...............................................................................
7-37.
Clock Divider
..............................................................................................................
7-38.
I2C SCL Low Time Register (I2C_SCLL)
.............................................................................
7-39.
I2C SCL High Time Register (I2C_SCLH)
............................................................................
7-40.
System Test Register (I2C_SYSTEST)
...............................................................................
7-41.
I2C Buffer Status Register (I2C_BUFSTAT)
.........................................................................
7-42.
Own Address 1 (OA1) (I2C_OA1)
.....................................................................................
7-43.
I2C Own Address 2 Register (I2C_OA2)
.............................................................................
7-44.
I2C Own Address 3 Register (I2C_OA3)
.............................................................................
7-45.
Active Own Address Register (I2C_ACTOA)
.........................................................................
7-46.
I2C Clock Blocking Enable Register (I2C_SBLOCK)
...............................................................
8-1.
Interrupt Controller
.......................................................................................................
8-2.
Interrupt Controller Block Diagram
....................................................................................
8-3.
ARM A8 Subsystem INTC Integration
.................................................................................
8-4.
IRQ/FIQ Processing Sequence
........................................................................................
8-5.
Nested IRQ/FIQ Processing Sequence
..............................................................................
8-6.
INTCPS_REVISION Register
..........................................................................................
8-7.
INTCPS_SYSCONFIG Register
.......................................................................................
8-8.
INTCPS_SYSSTATUS Register
.......................................................................................
8-9.
INTCPS_SIR_IRQ Register
............................................................................................
8-10.
INTCPS_SIR_FIQ Register
.............................................................................................
8-11.
INTCPS_CONTROL Register
..........................................................................................
8-12.
INTCPS_PROTECTION Register
......................................................................................
8-13.
INTCPS_IDLE Register
.................................................................................................
8-14.
INTCPS_IRQ_PRIORITY Register
....................................................................................
35
SPRUGX9 – 15 April 2011
List of Figures
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...