Preliminary
www.ti.com
Registers
13.4.6.6 BAR4 Register
The base address register 4 (BAR4) is described in the figure and table below.
Figure 13-84. BAR4 Register
31
8
Base Address
R/W-0
7
6
4
3
2
1
0
Base Address
Reserved
Prefetchable
Type
Memory Space
R/W-0
R-0
R-1
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-89. BAR4 Register Field Descriptions
Bit
Field
Value
Description
31-7
Base Address
0-1FF FFFFh
Base Address
6-4
Reserved
0
Reserved
3
Prefetchable
0
For memory BARs, it indicates whether the region is prefetchable. For IO Bars, it is used as
second LSB of the base address. Writable from internal bus interface.
2-1
Type
0-3h
Decode type. Writable from internal bus interface.
0
32 bit decode
1h
Reserved
2h
64 bit decode
3h
Reserved
0
Memory Space
0
Set to indicate Memory Space. Writable from internal bus interface.
1351
SPRUGX9 – 15 April 2011
Peripheral Component Interconnect Express (PCIe)
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...