Preliminary
www.ti.com
Registers
14.7.9 PRM_DEFAULT Device
14.7.9.1 PM_DEFAULT_PWRSTCTRL Register
The PM_DEFAULT_PWRSTCTRL register controls the DEFAULT power state to reach upon a domain
sleep transition [warm reset insensitive]. It is shown and described in the figure and table below.
Figure 14-73. PM_DEFAULT_PWRSTCTRL Register
31
18 17
16 15
2
1
0
Reserved
DEFAULT_MEM_ONSTATE
Reserved
POWERSTATE
R-0
R-3h
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 14-88. PM_DEFAULT_PWRSTCTRL Register Field Descriptions
Bit
Field
Value
Description
31-18
Reserved
0
Reserved
17-16
DEFAULT_MEM_ONSTATE
Default power domain memory state when domain is ON
0
Reserved
1h
Reserved
2h
Reserved
3h
Memory bank is on when the domain is ON
15-2
Reserved
0
Reserved
1-0
POWERSTATE
Power state control
0
OFF State [warm reset insensitive]
1h
Reserved
2h
Reserved
3h
ON State [warm reset insensitive]
1471
SPRUGX9 – 15 April 2011
Power, Reset, and Clock Management (PRCM) Module
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...