
Preliminary
www.ti.com
Registers
14.7.5.2 CM_HDDSS_CLKSTCTRL Register
The CM_HDDSS_CLKSTCTRL register enables the domain power state transition. It controls the
software supervised clock domain state transition between ON-ACTIVE and ON-INACTIVE states. It
also holds one status bit per clock input of the domain.
Figure 14-51. CM_HDDSS_CLKSTCTRL Register
31
16
Reserved
R-0
15
14
13
12
CLKACTIVITY_HD_DSS_L3_EN
CLKACTIVITY_PRC_GCLK
CLKACTIVITY_HD_DSS_L4_
CLKACTIVITY_HD_DSS_L4_
_GCLK
GCLK
GCLK
R-0
R-0
R-0
R-0
11
10
9
8
Reserved
CLKACTIVITY_SD_GCLK
CLKACTIVITY_HD_VENC_A_
CLKACTIVITY_HD_VENC_D_
GCLK
GCLK
R-0
R-0
R-0
R-0
7
2
1
0
Reserved
CLKTRCTRL
R-0
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 14-66. CM_HDDSS_CLKSTCTRL Register Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
CLKACTIVITY_HD_DSS_L3_EN_GCLK
This field indicates the state of the L3_EN_GCLK clock
in the domain.
0
Corresponding clock is gated
1
Corresponding clock is active
14
CLKACTIVITY_PRC_GCLK
This field indicates the state of the PRC_GCLK clock in
the domain.
0
Corresponding clock is gated
1
Corresponding clock is active
13
CLKACTIVITY_HD_DSS_L4_GCLK
This field indicates the state of the HD_DSS_L4_GCLK
clock in the domain.
0
Corresponding clock is gated
1
Corresponding clock is active
12
CLKACTIVITY_HD_DSS_L4_GCLK
This field indicates the state of the HD_DSS_L3_GCLK
clock in the domain.
0
Corresponding clock is gated
1
Corresponding clock is active
11
Reserved
0
Reserved
10
CLKACTIVITY_SD_GCLK
This field indicates the state of the SD_GCLK clock in
the domain.
0
Corresponding clock is gated
1
Corresponding clock is active
9
CLKACTIVITY_HD_VENC_A_GCLK
This field indicates the state of the HD_VENC_A_GCLK
clock in the domain.
0
Corresponding clock is gated
1
Corresponding clock is active
1449
SPRUGX9 – 15 April 2011
Power, Reset, and Clock Management (PRCM) Module
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...