Preliminary
www.ti.com
19.2.2
UART/IrDA/CIR Mode Selection
............................................................................
19.2.3
UART Mode
...................................................................................................
19.2.4
IrDA Mode
.....................................................................................................
19.2.5
CIR Mode
......................................................................................................
19.2.6
FIFO Management
...........................................................................................
19.2.7
Interrupts
......................................................................................................
19.2.8
Sleep Modes
..................................................................................................
19.2.9
Idle Modes
.....................................................................................................
19.2.10
Programmable Baud Rate Generator
....................................................................
19.3
Registers
.................................................................................................................
19.3.1
Receiver Holding Register (RHR)
..........................................................................
19.3.2
Transmit Holding Register (THR)
..........................................................................
19.3.3
Interrupt Enable Register (IER) - UART Mode
...........................................................
19.3.4
Interrupt Enable Register (IER) - IrDA Mode
.............................................................
19.3.5
Interrupt Enable Register (IER) - CIR Mode
..............................................................
19.3.6
Interrupt Identification Register (IIR) - UART Mode
......................................................
19.3.7
Interrupt Identification Register (IIR) - IrDA Mode
........................................................
19.3.8
Interrupt Identification Register (IIR) - CIR Mode
........................................................
19.3.9
FIFO Control Register (FCR)
...............................................................................
19.3.10
Line Control Register (LCR)
...............................................................................
19.3.11
Modem Control Register (MCR)
..........................................................................
19.3.12
Line Status Register (LSR) - UART Mode
...............................................................
19.3.13
Line Status Register (LSR) - IrDA Mode
.................................................................
19.3.14
Line Status Register (LSR) - CIR Mode
.................................................................
19.3.15
Modem Status Register (MSR)
...........................................................................
19.3.16
Transmission Control Register (TCR)
....................................................................
19.3.17
Scratchpad Register (SPR)
................................................................................
19.3.18
Trigger Level Register (TLR)
..............................................................................
19.3.19
Mode Definition Register 1 (MDR1)
......................................................................
19.3.20
Mode Definition Register 2 (MDR2)
......................................................................
19.3.21
Status FIFO Line Status Register (SFLSR)
.............................................................
19.3.22
RESUME Register
..........................................................................................
19.3.23
Status FIFO Register Low (SFREGL)
....................................................................
19.3.24
Status FIFO Register High (SFREGH)
...................................................................
19.3.25
BOF Control Register (BLR)
...............................................................................
19.3.26
Auxiliary Control Register (ACREG)
......................................................................
19.3.27
Supplementary Control Register (SCR)
..................................................................
19.3.28
Supplementary Status Register (SSR)
...................................................................
19.3.29
BOF Length Register (EBLR)
.............................................................................
19.3.30
Module Version Register (MVR)
..........................................................................
19.3.31
System Configuration Register (SYSC)
..................................................................
19.3.32
System Status Register (SYSS)
..........................................................................
19.3.33
Wake-Up Enable Register (WER)
.......................................................................
19.3.34
Carrier Frequency Prescaler Register (CFPS)
..........................................................
19.3.35
Divisor Latches Low Register (DLL)
......................................................................
19.3.36
Divisor Latches High Register (DLH)
.....................................................................
19.3.37
Enhanced Feature Register (EFR)
.......................................................................
19.3.38
XON1/ADDR1 Register
....................................................................................
19.3.39
XON2/ADDR2 Register
....................................................................................
19.3.40
XOFF1 Register
.............................................................................................
19.3.41
XOFF2 Register
.............................................................................................
19.3.42
Transmit Frame Length Low Register (TXFLL)
.........................................................
19.3.43
Transmit Frame Length High Register (TXFLH)
........................................................
19
SPRUGX9 – 15 April 2011
Contents
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...