Preliminary
www.ti.com
10-28. Data Flow Through Transmit Format Unit, Illustrated
.............................................................
10-29. Data Flow Through Receive Format Unit, Illustrated
..............................................................
10-30. Transmit Clock Failure Detection Circuit Block Diagram
..........................................................
10-31. Receive Clock Failure Detection Circuit Block Diagram
...........................................................
10-32. Serializers in Loopback Mode
........................................................................................
10-33. Interrupt Multiplexing
...................................................................................................
10-34. Audio Mute (AMUTE) Block Diagram
................................................................................
10-35. DMA Events in an Audio Example–Two Events (Scenario 1)
....................................................
10-36. DMA Events in an Audio Example–Four Events (Scenario 2)
....................................................
10-37. DMA Events in an Audio Example
...................................................................................
10-38. Revision Identification Register (REV)
...............................................................................
10-39. Pin Function Register (PFUNC)
......................................................................................
10-40. Pin Direction Register (PDIR)
.........................................................................................
10-41. Pin Data Output Register (PDOUT)
..................................................................................
10-42. Pin Data Input Register (PDIN)
.......................................................................................
10-43. Pin Data Set Register (PDSET)
......................................................................................
10-44. Pin Data Clear Register (PDCLR)
....................................................................................
10-45. Global Control Register (GBLCTL)
...................................................................................
10-46. Audio Mute Control Register (AMUTE)
..............................................................................
10-47. Digital Loopback Control Register (DLBCTL)
.......................................................................
10-48. Digital Mode Control Register (DITCTL)
............................................................................
10-49. Receiver Global Control Register (RGBLCTL)
.....................................................................
10-50. Receive Format Unit Bit Mask Register (RMASK)
.................................................................
10-51. Receive Bit Stream Format Register (RFMT)
......................................................................
10-52. Receive Frame Sync Control Register (AFSRCTL)
................................................................
10-53. Receive Clock Control Register (ACLKRCTL)
......................................................................
10-54. Receive High-Frequency Clock Control Register (AHCLKRCTL)
................................................
10-55. Receive TDM Time Slot Register (RTDM)
..........................................................................
10-56. Receiver Interrupt Control Register (RINTCTL)
....................................................................
10-57. Receiver Status Register (RSTAT)
...................................................................................
10-58. Current Receive TDM Time Slot Registers (RSLOT)
..............................................................
10-59. Receive Clock Check Control Register (RCLKCHK)
..............................................................
10-60. Receiver DMA Event Control Register (REVTCTL)
................................................................
10-61. Transmitter Global Control Register (XGBLCTL)
..................................................................
10-62. Transmit Format Unit Bit Mask Register (XMASK)
................................................................
10-63. Transmit Bit Stream Format Register (XFMT)
......................................................................
10-64. Transmit Frame Sync Control Register (AFSXCTL)
...............................................................
10-65. Transmit Clock Control Register (ACLKXCTL)
.....................................................................
10-66. Transmit High-Frequency Clock Control Register (AHCLKXCTL)
...............................................
10-67. Transmit TDM Time Slot Register (XTDM)
.........................................................................
10-68. Transmitter Interrupt Control Register (XINTCTL)
.................................................................
10-69. Transmitter Status Register (XSTAT)
................................................................................
10-70. Current Transmit TDM Time Slot Register (XSLOT)
..............................................................
10-71. Transmit Clock Check Control Register (XCLKCHK)
..............................................................
10-72. Transmitter DMA Event Control Register (XEVTCTL)
.............................................................
10-73. Serializer Control Registers (SRCTLn)
..............................................................................
10-74. DIT Left Channel Status Registers (DITCSRA0-DITCSRA5)
.....................................................
10-75. DIT Right Channel Status Registers (DITCSRB0-DITCSRB5)
...................................................
10-76. DIT Left Channel User Data Registers (DITUDRA0-DITUDRA5)
................................................
38
List of Figures
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...