
Volume 2, Part 1: Processor Abstraction Layer
2:473
PAL_VP_ENV_INFO
PAL_VP_ENV_INFO – PAL Virtual Environment Information (266)
Purpose:
Returns the parameters needed to enter a virtual environment.
Calling Conv:
Stacked Registers
Mode:
Virtual
Buffer:
Dependent
Arguments:
Returns:
Status:
Description:
This procedure returns the configuration options and the PAL virtual environment buffer
size required by PAL_VP_INIT_ENV. This procedure is used by the VMM to setup a
virtual environment and determine the amount of memory / resources required. The
VMM can then allocate the required amount of physical memory, set up the virtual to
physical instruction and data translations that cover the PAL virtual environment buffer
in TRs and call PAL_VP_INIT_ENV. The buffer allocated must be at least 4K aligned.
On a multiprocessor system, this procedure need only be invoked once (on any one
logical processor) to obtain virtual environment information.
This procedure returns unimplemented procedure when virtual machine features are
disabled. See
Section 3.4, “Processor Virtualization” on page 2:44
“PAL_PROC_GET_FEATURES – Get Processor Dependent Features (17)” on page 2:446
for details.
Argument
Description
index
Index of PAL_VP_ENV_INFO within the list of PAL procedures
Reserved
0
Reserved
0
Reserved
0
Return Value
Description
status
Return status of the PAL_VP_ENV_INFO procedure
buffer_size
Unsigned integer denoting the number of bytes required by the PAL virtual environment
buffer during PAL_VP_INIT_ENV
vp_env_info
64-bit vector of virtual environment information. See
. for details
Reserved
0
Status Value
Description
0
Call completed without error
-1
Unimplemented procedure
-2
Invalid argument
-3
Call completed with error
-9
Call requires PAL memory buffer
Table 11-118.
vp_env_info
– Virtual Environment Information Parameter
Field
Bit
Description
Reserved
7:0
Reserved
opcode
8
If 1, hardware support to provide opcode information during PAL intercepts is available.
The opcode (and the decoding of cause) passed as parameters to the VMM on inter-
cept will represent the instruction that triggered the intercept.
If 0, opcode information during PAL intercepts is provided by PAL. The opcode (and the
decoding of cause) passed as parameters to the VMM on intercept will not necessarily
represent the instruction that triggered the intercept, but may represent some value
that was written to memory between the time the instruction that triggered the intercept
was fetched, and when the intercept was triggered.
Reserved
9
Reserved
gitc
10
If 1, guest MOV-from-AR.ITC optimization is supported.
a
If 0, guest MOV-from-AR.ITC optimization is not supported.
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...