
3:300
Volume 3: Instruction Formats
Some processors may implement the Reserved if PR[qp] is 1 (purple) and Reserved if
PR[qp] is 1 B-unit (cyan) encodings in the L+X opcode space as Reserved (brown).
These encodings appear in the L+X column of
, and in
,
, and
. On processors which implement these encodings as
Reserved (brown), the operating system is required to provide an Illegal Operation fault
handler which emulates them as Reserved if PR[qp] is 1 (cyan/purple) by decoding the
reserved opcodes, checking the qualifying predicate, and returning to the next
instruction if PR[qp] is 0.
Constant 0 fields in instructions must be 0 or undefined operation results. The
undefined operation may include checking that the constant field is 0 and causing an
Illegal Operation fault if it is not. If an instruction having a constant 0 field also has a
qualifying predicate (qp field), the fault or other undefined operation must not occur if
PR[qp] is 0. For constant 0 fields in instruction bits 5:0 (normally used for qp), the fault
or other undefined operation may or may not depend on the PR addressed by those
bits.
Ignored (white space) fields in instructions should be coded as 0. Although ignored in
this revision of the architecture, future architecture revisions may define these fields as
hint extensions. These hint extensions will be defined such that the 0 value in each field
corresponds to the default hint. It is expected that assemblers will automatically set
these fields to zero by default.
Unused opcode hint extension values (white color entries in Hint Completer tables)
should not be used by software. Processors must perform the architected functional
behavior of the instruction independent of the hint extension value (whether defined or
unused), but different processor models may interpret unused opcode hint extension
values in different ways, resulting in undesirable performance effects.
4.2
A-Unit Instruction Encodings
4.2.1
Integer ALU
All integer ALU instructions are encoded within major opcode 8 using a 2-bit opcode
extension field in bits 35:34 (x
2a
) and most have a second 2-bit opcode extension field
in bits 28:27 (x
2b
), a 4-bit opcode extension field in bits 32:29 (x
4
), and a 1-bit
reserved opcode extension field in bit 33 (v
e
).
2a
and 1-bit
v
e
shows the integer ALU 4-bit+2-bit assignments, and
shows the multimedia ALU 1-bit+2-bit assignments (which
also share major opcode 8).
Table 4-8.
Integer ALU 2-bit+1-bit Opcode Extensions
Opcode
Bits
40:37
x
2a
Bits
35:34
v
e
Bit 33
0
1
0
Integer ALU 4-bit+2-bit Ext (
1
Multimedia ALU 1-bit+2-bit Ext (
)
2
adds – imm
14
3
addp4 – imm
14
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...