
2:152
Volume 2, Part 1: Debugging and Performance Monitoring
reference that matches the parameters specified by the IBR registers results in an
IA_32_Exception(Debug) fault. If PSR.id is 1 or EFLAG.rf is 1, IA-32 Instruction
Debug faults are disabled for one instruction. The successful execution of an IA-32
instruction clears the PSR.id and EFLAG.rf bits.
•
Data Debug faults
– When PSR.db is 1, any Itanium data memory reference that
matches the parameters specified by the DBR registers results in a Data Debug
fault. Data Debug faults are only reported if the qualifying predicate is true. Data
Debug faults can be deferred on speculative loads by setting DCR.dd to 1. If PSR.dd
is 1, Data Debug faults are disabled for one instruction or one mandatory RSE
memory reference. When PSR.db is 1, any IA-32 data memory reference that
matches the parameters specified by the DBR registers results in a
IA_32_Exception(Debug) trap. IA-32 data debug events are traps, not faults as
defined for the Itanium instruction set. The reported trap code returns the match
status of the first 4 DBR registers that matched during the execution of the IA-32
instruction. See
“IA-32 Trap Code” on page 2:213
for trap code details. Zero, one or
more DBR registers may be reported as matching.
7.1.1
Data and Instruction Breakpoint Registers
Instruction or data memory addresses that match the Instruction or Data Breakpoint
Registers (IBR/DBR) shown in
and
result in an
Instruction or Data Debug fault. IA-32 Instruction or data memory addresses that
match the Instruction or Data Breakpoint Registers (IBR/DBR) result in an
IA_32_Exception(Debug) fault or trap. Even numbered registers contain breakpoint
addresses, odd registers contain breakpoint mask conditions. At least 4 data and 4
instruction register pairs are implemented on all processor models. Implemented
registers are contiguous starting with register 0.
When executing Itanium instructions, instruction and data memory addresses
presented for matching are always in the implemented address space. Programming an
unimplemented physical address into an IBR/DBR guarantees that physical addresses
presented to the IBR/DBR will never match. Similarly, programming an unimplemented
virtual address into an IBR/DBR guarantees that virtual addresses presented to the
IBR/DBR will never match.
Figure 7-1.
Data Breakpoint Registers (DBR)
63 62 61 60 59
56 55
0
DBR
0,2,4..
addr
DBR
1,3,5..
r w
ig
plm
mask
1 1
2
4
56
Figure 7-2.
Instruction Breakpoint Registers (IBR)
63 62 61 60 59
56 55
0
IBR
0,2,4..
addr
IBR
1,3,5..
x
ig
plm
mask
1
3
4
56
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...