Volume 2, Part 1: Addressing and Protection
2:91
// Ensure cache flushes are also seen by processors' instruction
fetch
sync.i ;;
After step 3, all flush cache instructions initiated in step 3 are visible to all
processors in the coherence domain, i.e., no processor in the coherence domain
will respond with a cache line hit on a memory reference to an address belonging
to page “X.”
4. Call PAL_MC_DRAIN.
5. Using the IPI mechanism defined in
“Inter-processor Interrupt Messages” on
to reach all processors in the coherence domain, perform step 4
above on all processors in the coherence domain, and wait for all PAL_MC_DRAIN
calls to complete on all processors in the coherence domain before continuing.
This further guarantees that any cache lines containing addresses belonging to
page [X] have been evicted from all caches in the coherence domain and forced
onto the bus. Note that this operation does not ensure that the cache lines have
been written back to memory.
This sequence ensures that speculation and prefetch are disabled for all WBL pages,
that all outstanding prefetches have completed, and that the caches have been flushed.
It may also be necessary to take additional platform-dependent steps to ensure that all
cache write-back transactions have completed to memory before re-configuring
physical memory.
4.4.11.3
Memory OLD Attribute Transition Sequence
In order to safely delete a memory range online (memory OLD), all speculative
reference and prefetches to that range must be halted and all cache lines returned to
the memory being deleted. If this is not done, an MCA could occur if data were to be
delivered back to the memory controller after the memory had been removed. Software
must perform the sequence shown below to ensure that no MCAs occur.
Before performing the memory OLD sequence shown below, all memory in the range
being deleted belonging to firmware (PAL and SAL) must be evacuated, and control of
the range given to the OS. If firmware cannot be evacuated from the range, then OLD
cannot be done.
On the processor performing the memory OLD operation, perform the following:
1. Remove all mappings to all memory pages in this memory range from the page
table. (PTE[X].p=0)
2. For each page which has a mapping in TLB, perform one of the following steps:
a. If there are any translations in TRs, perform
ptr.d
or
ptr.i
, depending on
whether the translation is for code or data. If it is not known, do both. (This
invalidates all TRs, and as a side effect, the mapping from all TCs on the
processor.)
b. If there are no translations in TRs, perform a
ptc.ga
. (This removes mapping
from all TC's and forces processors to flush any pending WC or UC stores
from write buffers.)
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...