
1:130
Volume 1, Part 1: IA-32 Application Execution Model in an Intel
®
Itanium
®
System Environment
To avoid performance degradation, software programmers are strongly recommended
not to intermix IA-32 floating and IA-32 MMX technology instructions. See the
Intel
®
64 and IA-32 Architectures Software Developer’s Manual
for MMX technology
coding guidelines for details.
6.2.2.7
IA-32 SSE Registers
The eight 128-bit IA-32 SSE registers (XMM0-7) are mapped on sixteen physical
Itanium floating-point register pairs FR16 - FR31. The low order 64-bits of XMM0 are
mapped to FR16{63:0}, and the high order 64-bits of XMM0 are mapped to
FR17{63:0}.
• When a value is written to an SSE register using IA-32 SSE instructions:
• The exponent field of the corresponding Itanium floating-point register (bits
80-64) is set to 0x1003E and the sign bit (bit 81) is set to 0.
• The mantissa (bits 63-0) is set to the XMM data value bits{63:0} for even
registers and bits{127:64} for odd registers.
• When a SSE register is read using IA-32 SSE instructions:
• The exponent field of the corresponding Itanium floating-point register (bits
80-64) and the sign bit (bit 81) are ignored, including any NaTVal encodings.
6.2.3
Memory Model Overview
Virtual addresses within either the Itanium or IA-32 instruction set are defined to
address the same physical memory location. Itanium instructions directly generate
64-bit virtual addresses. IA-32 instructions generate 16- or 32-bit effective addresses
that are then converted into 32-bit virtual addresses by IA-32 segmentation. 32-bit
virtual addresses are then converted into 64-bit virtual addresses by zero extending to
64-bits. Zero extension places all IA-32 memory references in the lower 4G-bytes of
the 64-bit virtual address space within virtual region 0. Virtual addresses generated by
either instruction set are then translated into physical addresses using memory
management mechanisms defined in
Chapter 4, “Addressing and Protection” in Volume
.
Figure 6-4.
SSE Registers (XMM0-XMM7)
81 80
64 63
0
0
0x1003E
XMM0-7{127:64}
FR17-31, odd
81 80
64 63
0
0
0x1003E
XMM0-7{63:0}
FR16-30, even
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...