2:372
Volume 2, Part 1: Processor Abstraction Layer
PAL_CACHE_FLUSH
The
progress_indicator
is an unsigned 64-bit integer specifying the starting position of
the flush operation. Values in this parameter are model specific and will vary across
processor implementations.
The first time this procedure is called, the
progress_indicator
must be set to zero. If this
procedure exits due to an external interrupt and this procedure is then again called to
resume flushing, the
progress_indicator
must be set to the value previously returned by
PAL_CACHE_FLUSH. Software must program no value other than zero or the value
previously returned by PAL_CACHE_FLUSH otherwise behavior is undefined.
This procedure makes one flush pass through all caches specified by
cache_type
and all
sets and associativities within those caches. The specified
cache_type
(s) are ensured to
be flushed only of cache lines resident in the caches prior to PAL_CACHE_FLUSH initially
being called with the
progress_indicator
set to 0.
This procedure ensures that prefetches initiated prior to making this call with
progress_indicator
set to 0 are flushed based on the
cache_type
argument passed.
• If
cache_type
specifies to flush all instruction caches then the call ensures all prior
instruction prefetches are flushed.
• If
cache_type
specifies to flush all data caches then the call ensures all prior data
prefetches are flushed.
• If
cache_type
specifies to flush all caches then the call ensures all prior instruction
and data prefetches are flushed from the caches.
• If
cache_type
specifies to make local instruction caches coherent with the data
caches, then the call will ensure all prior instruction prefetches are flushed.
Due to the following conditions, software cannot assume that when this procedure
completes the entire flush pass that the specified
cache_type
(s) are empty of all clean
and/or modified cache lines.
• After an interruption, the flush pass resumes at the interruption point (specified by
progress_indicator
). Due to execution of the interrupt handlers during the flush
pass, the specified caches may contain new and possibly modified cache lines in
sections of the caches already flushed. The caller specifies if this procedure should
poll for interrupts via the
int
bit of the
operation
parameter.
• Prior prefetches initiated before this procedure is called are disabled and flushed
from the cache as described above. However, if a speculative translation exists in
either the ITLB or DTLB, speculative instruction or data prefetch operation could
immediately reload a non-modified cache line after it was flushed. To ensure
prefetches do not occur, software must remove all speculative translation before
Table 11-66. Cache Line State when
inv
= 1
Old State
New State
Comments
Invalid
Invalid
Clean
Invalid
Modified
Invalid
Modified data is copied back to memory.
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...