Volume 3: Pseudo-Code Functions
3:285
is_read_only_reg(rtype, raddr)
Returns a one if the register addressed by
raddr
in the register bank of type
rtype
is a read only register.
is_reserved_field(regclass, arg2, arg3)
Returns true if the specified data would write a one in a reserved field.
is_reserved_reg(regclass, regnum)
Returns true if register
regnum
is reserved in the
regclass
register file.
is_supported_hint(hint)
Returns true if the implementation supports the specified
hint
. This function may
depend on factors other than the
hint
value, such as which execution unit it is
executed on or the slot number the instruction was encoded in.
itlb_ar()
Returns the page access rights from the ITLB for the page addressed by the current
IP, or INVALID_AR if PSR.it is 0.
make_icache_coherent(paddr)
The cache line addressed by the physical address
paddr
is flushed in an
implementation-specific manner that ensures that the instruction cache is coherent
with the data caches.
mem_flush(paddr)
The line addressed by the physical address
paddr
is invalidated in all levels of the
memory hierarchy above memory and written back to memory if it is inconsistent with
memory.
mem_flush_pending_stores()
The processor is instructed to start draining pending stores in write coalescing and
write buffers. This operation is a hint. There is no indication when prior stores have
actually been drained.
mem_implicit_prefetch(vaddr, hint, type)
Moves the line addressed by
vaddr
to the location of the memory hierarchy specified
by
hint
. This function is implementation dependent and can be ignored. The
type
allows the implementation to distinguish prefetches for different instruction types.
mem_promote(paddr, mtype, hint)
Moves the line addressed by
paddr
to the highest level of the memory hierarchy
conditioned by the access hints specified by
hint
. Implementation dependent and
can be ignored.
mem_read(paddr, size, border, mattr,
otype, hint)
Returns the
size
bytes starting at the physical memory location specified by
paddr
with byte order specified by
border
, memory attributes specified by
mattr
, and
access hint specified by
hint
.
otype
specifies the memory ordering attribute of this
access, and must be UNORDERED or ACQUIRE.
mem_read_pair(*low_value, *high_value,
paddr, size, border, mattr, otype, hint)
Reads the
size
/ 2 bytes of memory starting at the physical memory address
specified by
paddr
into
low_value
, and the
size
/ 2 bytes of memory starting at the
physical memory address specified by (
paddr
+
size
/ 2) into
high_value
, with
byte order specified by
border
, memory attributes specified by
mattr
, and access
hint specified by
hint
.
otype
specifies the memory ordering attribute of this access,
and must be UNORDERED or ACQUIRE. No value is returned.
mem_write(value, paddr, size, border,
mattr, otype, hint)
Writes the least significant
size
bytes of
value
into memory starting at the physical
memory address specified by
paddr
with byte order specified by
border
, memory
attributes specified by
mattr
, and access hint specified by
hint
.
otype
specifies the
memory ordering attribute of this access, and must be UNORDERED or RELEASE.
No value is returned.
mem_write16(gr_value, ar_value, paddr,
border, mattr, otype, hint)
Writes the 8 bytes of
gr_value
into memory starting at the physical memory address
specified by
paddr
, and the 8 bytes of
ar_value
into memory starting at the physical
memory address specified by (
paddr
+ 8), with byte order specified by
border
,
memory attributes specified by
mattr
, and access hint specified by
hint
.
otype
specifies the memory ordering attribute of this access, and must be UNORDERED or
RELEASE. No value is returned.
mem_xchg(data, paddr, size, byte_order,
mattr, otype, hint)
Returns size bytes from memory starting at the physical address specified by
paddr
.
The read is conditioned by the locality hint specified by
hint
. After the read, the least
significant
size
bytes of data are written to
size
bytes in memory starting at the
physical address specified by
paddr
. The read and write are performed atomically.
Both the read and the write are conditioned by the memory attribute specified by
mattr
and the byte ordering in memory is specified by
byte_order
.
otype
specifies
the memory ordering attribute of this access, and must be ACQUIRE.
Table 3-1.
Pseudo-code Functions (Continued)
Function
Operation
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...