
2:360
Volume 2, Part 1: Processor Abstraction Layer
11.10.2.2.1 Definition of Terms
The terms used in the definition of the requirements have the following meaning:
pk
protection key validation enable
C
C
unchanged
dt
data address translation enable
a
0
0
unchanged
1
1
preserved
dfl
disabled FP register f2 to f31
0
0
unchanged
dfh
disabled FP register f32 to f127
b
0
0
unchanged
1
1
unchanged
sp
secure performance monitors
C
C
unchanged
pp
privileged performance monitor enable
C
C
unchanged
di
disable ISA transition
C
C
preserved
si
secure interval timer
C
C
unchanged
db
debug breakpoint fault enable
0
0
unchanged
lp
lower-privilege transfer trap enable
0
0
unchanged
tb
taken branch trap enable
0
0
unchanged
rt
register stack translation enable
0
0
unchanged
1
1
preserved
cpl
current privilege level
0
0
unchanged
is
instruction set
0
0
preserved
mc
machine check abort mask
c
0
0
preserved
1
1
unchanged
it
instruction address translation enable
0
0
unchanged
1
1
preserved
id
instruction debug fault disable
0
0
unchanged
da
data access and dirty-bit fault disable
0
0
unchanged
dd
data debug fault disable
0
0
unchanged
ss
single step trap enable
0
0
unchanged
ri
restart instruction
0
0
preserved
ed
exception deferral
0
0
preserved
bn
register bank
1
1
preserved
ia
instruction access-bit fault disable
0
0
unchanged
vm
processor virtualization
0
0
unchanged
a. PAL procedures which are called in physical mode must remain in physical mode for the duration of the call.
PAL procedures which are called in virtual mode, may perform specific actions in physical mode, but must
return to the same virtual mode state before returning from the call.
b. PAL_TEST_PROC and an implementation-specific authentication procedure call need to be called with
PSR.dfh equal to 0. If they are not they will return invalid argument. All other PAL procedure calls may be
called with PSR.dfh equal to 0 or 1.
c. Most PAL runtime procedures should be called with PSR.mc = 0 except for code flow involved in handling
machine checks.
Table 11-57. Definition of Terms
Term
Description
entry
Start of the first instruction of the PAL procedure.
exit
Start of the first instruction after return to caller’s code.
Table 11-56. State Requirements for PSR (Continued)
PSR Bit
Description
Entry
Exit
Class
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...