
2:448
Volume 2, Part 1: Processor Abstraction Layer
PAL_PROC_GET_FEATURES
54
Opt.
Req.
No
Enable the use of the vmsw instruction. When 0, the
vmsw
instruction
causes a Virtualization fault when executed at the most privileged level.
When 1, this bit will enable normal operation of the
vmsw
instruction. This bit
has no effect if virtual machine features are disabled (see bit 40).
53
Opt.
Req.
May
Enable MCA signaling on unconsumed data-poisoning event detection.
When 0, a CMCI will be signaled on error detection. When 1, an MCA will be
signaled on error detection. Note that the reported error severity depends on
which method is chosen for signaling; see
Data-Poisoning Event Handling”
for details.If this feature is not supported,
then the corresponding argument is ignored when calling
PAL_PROC_SET_FEATURES. Note that the functionality of this bit is
independent of the setting in bit 60 (Enable CMCI promotion), and that the
bit 60 setting does not affect CMCI signaling for data-poisoning related
events.
52
Opt.
Req.
May
Disable P-states. Provides the ability to disable p-states when they are
implemented by the processor. When the feature is available and status is 1
or when the feature is not available, the PAL P-state procedures
(PAL_PSTATE_INFO, PAL_SET_PSTATE, PAL_GET_PSTATE) will return
with a status of -1 (Unimplemented procedure). When the feature is
available and the status is 0, the PAL P-state procedures will operate
normally.
51:48 N/A
N/A
N/A
Reserved
47
Opt.
Opt.
May
Disable Dynamic branch prediction. When 0, the processor may predict
branch targets and speculatively execute, but may not commit results. When
1, the processor must wait until branch targets are known to execute.
46
Opt
Opt.
May
Disable Dynamic Instruction Cache Prefetch. When 0, the processor may
prefetch into the caches any instruction which has not been executed, but
whose execution is likely. When 1, instructions may not be fetched until
needed or hinted for execution. (Prefetch for a hinted branch is allowed even
when dynamic instruction cache prefetch is disabled.)
45
Opt.
Opt.
May
Disable Dynamic Data Cache Prefetch. When 0, the processor may prefetch
into the caches any data which has not been accessed by instruction
execution, but which is likely to be accessed. When 1, no data may be
fetched until it is needed for instruction execution or is fetched by an lfetch
instruction.
44
Opt.
Req.
No
Disable Spontaneous Deferral. When 1, the processor may optionally defer
speculative loads that do not encounter any exception conditions, but that
trigger other implementation-dependent conditions (e.g., cache miss). This
behavior is gated by the programming model described in
“Deferral of Speculative Load Faults” on page 2:105
. When 0, spontaneous
deferral is disabled.
43
Opt.
Opt.
No
Disable Dynamic Predicate Prediction. When 0, the processor may predict
predicate results and execute speculatively, but may not commit results until
the actual predicates are known. When 1, the processor shall not execute
predicated instructions until the actual predicates are known.
42
Opt.
No
RO
c
XR1 through XR3 implemented. Denotes whether XR1 - XR3 are
implemented for machine check recovery. This feature may only be
interrogated by PAL_PROC_GET_FEATURES. It may not be enabled or
disabled by PAL_PROC_SET_FEATURES. The corresponding argument is
ignored.
41
Opt.
No
RO
XIP, XPSR, and XFS implemented. Denotes whether XIP, XPSR, and XFS
are implemented for machine check recovery. This feature may only be
interrogated by PAL_PROC_GET_FEATURES. It may not be enabled or
disabled by PAL_PROC_SET_FEATURES. The corresponding argument is
ignored.
Table 11-112. Processor Features (Continued)
Bit
Class Control Scope
Description
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...