Volume 2, Part 1: Itanium
®
Architecture-based Operating System Interaction Model with IA-32 Applications
2:263
10.6.6
Supervisor Accesses
If the processor is operating in the Itanium System Environment, supervisor override is
disabled, and LDT, GDT, TSS references are performed at the privilege level specified by
PSR.cpl. Unaligned processor references to LDT, GDT, and TSS segments will never
generate an EFLAG.ac enabled IA-32 Exception (AlignmentCheck) fault, even if PSR.cpl
equals 3 and supervisor override is disabled.
Operating systems must ensure that the GDT/LDT are mapped to pages with user level
read/write access.
Write permission is required if GDT, or LDT memory descriptor Access-bits are zero
regardless of supervisor override conditions. If all GDT/LDT descriptor Access-bits are
one, write permission can be removed. Otherwise, Access Rights, Key Miss or Key Miss
faults can be generated during all segment descriptor referencing instructions.
If a fault is generated during a supervisory access, the ISR.so bit indicates that CPL is
zero or a supervisor override condition was in effect (reference as made to GDT, LDT or
TSS).
10.6.7
Memory Alignment
Depending on software conventions, memory structures may have different alignment
or padding restrictions for the IA-32 and Itanium instruction sets. IA-32 and Itanium
architecture-based software should use aligned memory operands as much as possible
to avoid possible severe performance degradation associated with un-aligned values
and extra over-head for unaligned data memory fault handlers.
The processor provides full functional support for all cases of un-aligned IA-32 data
memory references. If PSR.ac is 1 or EFLAG.ac is 1 and CR0.am is 1and the effective
privilege level is 3, unaligned IA-32 memory references result in an IA-32 Exception
(AlignmentCheck) fault. Unaligned processor references to LDT, GDT, and TSS
segments will never generate an EFLAG.ac enabled IA-32 Exception (AlignmentCheck)
fault, even if the effective privilege level is 3 and supervisor override is disabled.
Alignment conditions for Itanium memory references are not affected by the EFLAG.ac,
CFLG.am bits.
If EFLAG.ac and CFLG.am are 1 and the reference is done at privilege level 3, IA-32
instruction set unaligned conditions are; 2-byte references not a 2-byte boundary,
4-byte references not on a 4-byte boundary, 8-byte references not on a 8-byte
boundary, and 10-byte references not on a 8-byte boundary.
If PSR.ac is 1, IA-32 instruction set unaligned conditions are; 2-byte references not a
2-byte boundary, 4-byte references not on a 4-byte boundary, 8-byte references not on
a 8-byte boundary, and 10-byte references not on a
16
-byte boundary.
The processor exhibits the following behavior when accesses are made to un-aligned
data operands that span virtual page boundaries:
• IA-32 instruction set
–
If either page contains a fault, no memory location is
modified. For reads, the destination register is not modified.
• Itanium instruction set
–
All page crossers result in an unaligned reference fault.
Memory contents and register contents are not modified.
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...