
Volume 2, Part 1: Processor Abstraction Layer
2:321
initiates a new
performance_index
count, which is reported when the next
PAL_GET_PSTATE procedure call is made. A call to PAL_GET_PSTATE with a
type
operand of 1 resets the performance measurement logic.
SCDD: If the logical processor belongs to a software-coordinated dependency domain,
the performance index returned (for either
type
=0 or 3) corresponds to the target
P-state requested by the most recent successful PAL_SET_PSTATE procedure call. No
weighted average (
type
=1 or 2) is computed by PAL; calling PAL_GET_PSTATE with
type
=1 or 2 on a SCDD logical processor is undefined.
HCDD: If the logical processor belongs to a hardware-coordinated dependency domain,
the performance index returned (
type
=1 or 2) will be a weighted-average sum of the
performance_index
values corresponding to the different P-states that the logical
processor was operating in since performance measurement was last reset. Note that
this return value may not necessarily correspond to the performance index of the target
P-state requested by the most recent PAL_SET_PSTATE procedure call. For example,
let's assume that the previous PAL_GET_PSTATE procedure was called at time
t
0
, when
the processor was operating in state P0. The previous PAL_SET_PSTATE procedure
requested a transition from P0 to P3. The transition happened over a period of time,
such that the logical processor went through states P1 at time
t
1
, P2 at time
t
2
and P3
at time
t
3
, and was in state P3 at time
t
4
when the current PAL_GET_PSTATE procedure
was called. The
performance_index
returned is calculated as:
performance_index
=
((time spent in P0 after the previous PAL_GET_PSTATE) * (
performance_index
for P0)+
(time spent in P1) * (
performance_index
for P1) +
(time spent in P2) * (
performance_index
for P2) +
(time spent in P3 up to the current PAL_GET_PSTATE) * (
performance_index
for P3)) /
(time interval between previous and current PAL_GET_PSTATE) =
Figure 11-11. Computation of
performance_index
t
1
t
0
–
pf
0
t
2
t
1
–
pf
1
t
3
t
2
–
pf
2
t
4
t
3
–
pf
3
+
+
+
t
4
t
0
–
--------------------------------------------------------------------------------------------------------------------------------------------------------
pf
0
(P0)
pf
1
(P1)
pf
2
(P2)
pf
3
(P3)
t
0
t
1
t
2
t
3
t
4
Performance
Time
(Previous) GET
SET(P3)
(Current) GET
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...